

# LINK(IEEE 1394) MD8412B

**User's Manual** 



**FUJIFILM MICRODEVICES CO., LTD** 

Ver 1.10

# **MEMO**

| History |
|---------|
|---------|

| Revision | Date    | Modified                          |  |
|----------|---------|-----------------------------------|--|
| 1.10     | 6/17/99 | First revision of English manual. |  |

# Keys:

MSB, LSB of data : MSB on the right and LBS on the left

Negative logic signal description : Attached with # at the last end of signal name

Numeraldescription : Binary \*\*\*\*b or \*\*\*\*

Decimal \*\*\*\*

Hexadecimal \*\*\*\*h or 0x\*\*\*\*

Terminology : Byte Data in 8-bit width

Word Data in 16-bit width
Quadlet Data in 32-bit width
Octlet Data in 64-bit width

# **Associated Material**

IEEE P1394-1995 Standard for a High Performance Serial Bus P1394a Draft Standard for a High Performance Serial Bus IEEE Std 1212-1991 Command and Status Register architecture

# **Contents**

| 1 | General | Description | ns                                         | 1    |
|---|---------|-------------|--------------------------------------------|------|
|   | 1-1     | Features .  |                                            | 1    |
|   | 1-2     | Applicati   | ons                                        | 1    |
|   | 1-3     | Internal b  | lock diagram                               | 2    |
|   | 1-4     | Function    | al outlines                                | 3    |
|   |         | 1-4-1       | Host interface                             | 3    |
|   |         | 1-4-2       | PHY interface                              | 3    |
|   |         | 1-4-3       | Transmitter                                | 3    |
|   |         | 1-4-4       | Receiver                                   | 3    |
|   |         | 1-4-5       | Built-in buffer                            | 3    |
|   |         | 1-4-6       | Isochronous transfer functions             | 4    |
| _ | m ·     | 15          |                                            | _    |
| 2 |         | _           | on                                         |      |
|   | 2-1     | Function    | al description for terminals               | 5    |
| 3 | Control | Register    |                                            | 7    |
|   | 3-1     | Method o    | f register access                          | 7    |
|   | 3-2     | Contents    | of register                                | 8    |
|   |         | 3-2-1       | Version Register                           | 8    |
|   |         | 3-2-2       | Control Register                           | 8    |
|   |         | 3-2-3       | Node Identification Register               | . 11 |
|   |         | 3-2-4       | Reset Register                             | . 12 |
|   |         | 3-2-5       | Asyncronous Buffer Size Set Register       | . 13 |
|   |         | 3-2-6       | Isochronous Buffer Size Set Register       | . 14 |
|   |         | 3-2-7       | Packet Control Register                    | . 15 |
|   |         | 3-2-8       | Diagnostic Status Register                 | . 17 |
|   |         | 3-2-9       | Phy Control Register.                      | . 19 |
|   |         | 3-2-10      | ATRetries Register                         | . 20 |
|   |         | 3-2-11      | Cycle Timer Register                       | . 21 |
|   |         | 3-2-12      | Isochronous Packet Length Register         | . 22 |
|   |         | 3-2-13      | Isochronous Configuration Register 1,2,3,4 | . 22 |
|   |         | 3-2-14      | ATF Data Register                          | . 25 |
|   |         | 3-2-15      | ARF Data Register                          | . 25 |
|   |         | 3-2-16      | ITF/IRF Data Register                      | . 26 |
|   |         | 3-2-17      | IRF Data Register                          | . 26 |
|   |         | 3-2-18      | Buffer Status and Control Register         | . 27 |
|   |         |             |                                            |      |

# MD8412B

|   |          | 3-2-19     | Interrupt Register          | 28 |
|---|----------|------------|-----------------------------|----|
|   |          | 3-2-20     | Interrupt Mask Register     | 31 |
|   |          | 3-2-21     | TGo Register                | 31 |
|   |          | 3-2-22     | Bus Time Register           | 32 |
|   |          | 3-2-23     | AtRetries Register          | 33 |
|   | 3-3      | Registers  | S                           | 34 |
| 4 | Data Fo  | rmat       |                             | 36 |
|   | 4-1      | Asynchr    | onous                       | 36 |
|   |          | 4-1-1      | Quadlet Transmit            | 36 |
|   |          | 4-1-2      | Block Transmit              | 37 |
|   |          | 4-1-3      | Quadlet Receive             | 38 |
|   |          | 4-1-4      | Block Receive               | 40 |
|   | 4-2      | Asynchr    | onous Stream                | 42 |
|   |          | 4-2-1      | Transmit                    | 42 |
|   |          | 4-2-2      | Receive                     | 43 |
|   | 4-3      | Isochron   | ous                         | 44 |
|   |          | 4-3-1      | Normal Mode                 | 44 |
|   |          |            | 4-3-1-1 Transmit            | 44 |
|   |          |            | 4-3-1-2 Receive             | 45 |
|   |          | 4-3-2      | Auto-Mode                   | 46 |
|   |          |            | 4-3-2-1 Transmit            | 46 |
|   |          |            | 4-3-2-2 Receive             | 46 |
|   | 4-4      | Snoop      |                             | 47 |
|   | 4-5      | SelfID P   | acket                       | 48 |
|   | 4-6      | PHY Co     | ntrol Packet                | 50 |
|   |          | 4-6-1      | PHY Control Packet Transmit | 50 |
|   |          | 4-6-2      | PHY Control Packet Receive  | 50 |
|   | 4-7      | Code       |                             | 50 |
| 5 | Function | nal Descri | ption                       | 54 |
|   | 5-1      | Host inte  | erface                      | 54 |
|   |          | 5-1-1      | Register access timing      | 54 |
|   |          | 5-1-2      | Host bus width              | 55 |
|   |          | 5-1-3      | DMA transfer                | 56 |
|   |          | 5-1-4      | Interrupt processing        |    |
|   | 5-2      | PHY-chi    | ip interface                |    |
|   |          | 5-2-1      | Connecting method           |    |
|   |          | 5-2-2      | PHY-chip control            |    |
|   |          | 5-2-3      | Request                     |    |
|   |          |            | -                           |    |

|      |          | 5-2-3-1         | LREQ                          | 60 |
|------|----------|-----------------|-------------------------------|----|
|      | 5-2-4    | Transfer        |                               | 62 |
|      |          | 5-2-4-1         | Status Request                | 62 |
|      |          | 5-2-4-2         | SinglePacketTransmit          | 63 |
|      |          | 5-2-4-3         | Concatenated Packet Transmit  | 64 |
|      |          | 5-2-4-4         | Receive                       | 65 |
|      | 5-2-5    | PHY-LINK        | I/F Reset Timing              | 66 |
| 5-3  | Buffer a | ccess           |                               | 68 |
|      | 5-3-1    | Buffer config   | guration                      | 68 |
|      | 5-3-2    | Size setting f  | or each sub-buffer            | 69 |
|      | 5-3-3    | Buffer acces    | s by bus width                | 70 |
|      |          | 5-3-3-1         | Soft access                   | 70 |
|      |          | 5-3-3-2         | DMA access                    | 71 |
|      | 5-3-4    | Buffer contro   | lc                            | 73 |
|      |          | 5-3-4-1         | Asynchronous buffer control   | 73 |
|      |          |                 | 5-3-4-1-1 Transmission buffer | 74 |
|      |          |                 | 5-3-4-1-2 Reception buffer    | 75 |
|      |          | 5-3-4-2         | Isochronous buffer control    | 76 |
|      |          |                 | 5-3-4-2-1 Normal mode         | 76 |
|      |          |                 | 5-3-4-2-2 Auto-mode           | 76 |
| 5-4  | Isochron | ous transfer co | ontrol (auto-mode)            | 77 |
|      | 5-4-1    | Length contr    | ol                            | 77 |
|      | 5-4-2    | Transmission    | n start / stop control        | 77 |
|      | 5-4-3    | Sync control    |                               | 77 |
| 5-5  | Cycle M  | aster           |                               | 78 |
| 5-6  | 32-bit C | RC              |                               | 78 |
| 5-7  | Control  | flow            |                               | 78 |
|      | 5-7-1    | Asynchronou     | ıs Transmission               | 79 |
|      | 5-7-2    | Asynchronou     | ıs Reception                  | 81 |
|      | 5-7-3    | Isochronous     | Transmission                  | 84 |
|      | 5-7-4    | Isochronous     | Reception                     | 85 |
|      | 5-7-5    | Isochronous     | Transmission (auto-mode)      | 86 |
|      | 5-7-6    | Isochronous     | Reception (auto-mode)         | 87 |
| 5-8  | Asynchr  | onous stream t  | ransfer flow                  | 89 |
|      | 5-8-1    | Asynchronou     | is stream transmission        | 89 |
|      | 5-8-2    | Asynchronoi     | ıs stream reception           | 89 |
| 5-9  | Commar   | nd-Reset Packe  | et processing                 | 90 |
| 5-10 | Bus Nun  | nber for asyncl | nronous packet transmission   | 90 |

# MD8412B

| 6  |           | al Characteristics                |    |
|----|-----------|-----------------------------------|----|
|    | 6-1       | Absolute Rating                   | 1  |
|    | 6-2       | Recommended Operating Condition   | 1  |
|    | 6-3       | DC Characteristics                | 12 |
|    | 6-4       | AC Characteristics.               | 13 |
| 7  | Pin Assi  | gnment and Package Outline        | 20 |
| ,  |           |                                   |    |
|    | 7-1       | Pin Assignment                    |    |
|    | 7-2       | Package Outline                   | 19 |
|    |           |                                   |    |
| Ap | pendix 1  | I/O Status                        | 0  |
| Ap | ppendix 2 | Example circuit for AC connection | )1 |
| No | otes      |                                   | )2 |

# **Figure and Table Contents**

| Figure 1-3-1  | MD8412B Block Diagram                                      | 2  |
|---------------|------------------------------------------------------------|----|
| Figure 3-1-1  | Register Address on 8-Bit Bus                              |    |
| Figure 3-1-2  | Register Address on 16-Bit Bus                             |    |
| Figure 5-1-1  | Host Access Timing                                         | 54 |
| Figure 5-1-2  | DMA Transfer Timing                                        | 50 |
| Figure 5-1-3  | DREQ Negate Timing (WR#)                                   | 57 |
| Figure 5-1-4  | DREQ Negate Timing (RD#)                                   | 57 |
| Figure 5-2-1  | Connection between MD8412B and PHY-Chip                    | 58 |
| Figure 5-2-2  | Connection between MD8412B and MD8404                      | 59 |
| Figure 5-2-3  | LREQ Stream                                                | 60 |
| Figure 5-2-4  | Status Request                                             | 62 |
| Figure 5-2-5  | SinglePacketTransmit                                       | 63 |
| Figure 5-2-6  | Concatenated Packet Transmit                               | 64 |
| Figure 5-2-7  | Receive                                                    | 65 |
| Figure 5-2-8  | Speed Code (SP[0:7])                                       | 65 |
| Figure 5-2-9  | LPS output waveform in AC connection                       | 60 |
| Figure 5-2-10 | PHYIFRST="0"; PHY-LINK I/F Reset Sequence in AC connection | 67 |
| Figure 5-2-11 | PHYIFRST="1"; PHY-LINK I/F Reset Sequence in AC connection | 67 |
| Figure 5-3-1  | Buffer Assignment in Cases Other than IsoMode="011b"       | 68 |
| Figure 5-3-2  | Buffer Assignment in the Case of IsoMode="011b"            | 69 |
| Figure 5-3-3  | Sub-Buffer Size Assignment                                 | 70 |
| Figure 5-3-4  | Register Operation (ATF) for 8-Bit Width Soft Access       | 70 |
| Figure 5-3-5  | Register Operation (ARF) for 8-Bit Width Soft Access       | 7  |
| Figure 5-3-6  | Register Operation (ATF) for 16-Bit Width Soft Access      | 71 |
| Figure 5-3-7  | Register Operation (ARF) for 16-Bit Width Soft Access      | 71 |
| Figure 5-3-8  | Register Operation (ATF) for 8-Bit Width DMA Access        | 72 |
| Figure 5-3-9  | Register Operation (ARF) for 8-Bit Width DMA Access        | 72 |
| Figure 5-3-10 | Register Operation (ATF) for 16-Bit Width DMA Access       | 73 |
| Figure 5-3-11 | Register Operation (ARF) for 16-Bit Width DMA Access       | 73 |
| Figure 5-3-12 | Concept of ATF Operation                                   | 74 |
| Figure 5-3-13 | Concept of ARF Operation                                   | 75 |
| Figure 5-7-1  | ATF Transmission Flow -1                                   | 79 |
| Figure 5-7-2  | ATF Transmission Flow -2                                   | 80 |
| Figure 5-7-3  | ARF Reception Flow -1                                      | 81 |
| Figure 5-7-4  | ARF Reception Flow -2                                      | 82 |
| Figure 5-7-5  | ITF Transmission Flow                                      | 84 |

| Figure 5-7-6 | IRF Reception Flow                                        | 85 |
|--------------|-----------------------------------------------------------|----|
| Figure 5-7-7 | ITF Transmission Flow (auto-mode & SyncEn="1")            | 86 |
| Figure 5-7-8 | IRF Reception Flow (auto-mode & SyncEn="1")               | 87 |
| Figure 6-4-1 | Host Interface AC Characteristics (Read/Write)            | 94 |
| Figure 6-4-2 | Host Interface AC Characteristics (Reset)                 | 95 |
| Figure 6-4-3 | Interface AC Characteristics (DMA)                        | 95 |
| Figure 6-4-4 | Host Interface AC Characteristics (CYCLEIN/OUT)           | 95 |
| Figure 6-4-5 | PHY AC Characteristics (SCLK)                             | 96 |
| Figure 6-4-6 | PHY AC Characteristics (CTL, D)                           | 97 |
| Figure 6-4-7 | PHY AC Characteristics (LREQ)                             | 97 |
| Figure 6-4-8 | PHY AC Characteristics (LPS)                              | 97 |
| Table 2-1-1  | MD8412B Terminal Table (1)                                | 5  |
| Table 2-1-2  | MD8412B Terminal Table (2)                                | 6  |
| Table 3-3-1  | Registers 1                                               | 34 |
| Table 3-3-2  | Registers 2                                               | 35 |
| Table 4-1-1  | Quadlet Transmit format (Asynchronous)                    | 36 |
| Table 4-1-2  | Block Transmit format (Asynchronous)                      | 37 |
| Table 4-1-3  | Quadlet Receive format (Asynchronous)                     | 38 |
| Table 4-1-4  | Block Receive format (Asynchronous)                       | 40 |
| Table 4-2-1  | Asynchronous Stream Transmit format                       | 42 |
| Table 4-2-2  | Asynchronous Stream Receive format                        | 43 |
| Table 4-3-1  | Block Transmit format (Isochronous: normal)               | 44 |
| Table 4-3-2  | Block Receive format (Isochronous: normal)                | 45 |
| Table 4-3-3  | Block Transmit format (Isochronous: auto)                 | 46 |
| Table 4-3-4  | Block Receive format (Isochronous: auto)                  | 46 |
| Table 4-4-1  | Snoop Receive format                                      | 47 |
| Table 4-5-1  | SelfID Packet Receive format (first quadlet)              | 48 |
| Table 4-5-2  | SelfID Packet Receive format (SelfID Packet #0)           | 48 |
| Table 4-5-3  | SelfID Packet Receive format (SelfID Packet #1, #2, & #3) | 48 |
| Table 4-5-4  | SelfID Packet Receive format (last quadlet)               | 48 |
| Table 4-5-5  | SelfID Packet Receive format (pn)                         | 48 |
| Table 4-6-1  | PHY control packet format (first quadlet)                 | 50 |
| Table 4-7-1  | List of Retry code                                        | 50 |
| Table 4-7-2  | List of Transaction code (tCode)                          | 51 |
| Table 4-7-3  | List of Bus Number / Node Number                          | 51 |
| Table 4-7-4  | List of Data Length (Data Length)                         | 51 |
| Table 4-7-5  | List of Extension Transaction Code (Extend tCode)         | 52 |
| Table 4-7-6  | List of Speed Codes (spd)                                 | 52 |
|              |                                                           |    |

| Table 4-7-7  | List of Acknowledge Codes (Ack)                           | 53 |
|--------------|-----------------------------------------------------------|----|
| Table 5-1-2  | Little / Big Endian Mode                                  | 55 |
| Table 5-1-1  | Valid Host Data Bus Accessed from the Host                | 55 |
| Table 5-1-3  | DREQ Signal Assert / Negate Conditions                    | 56 |
| Table 5-2-1  | PHY-Chip Control Mode 1                                   | 59 |
| Table 5-2-2  | PHY-Chip Control Mode 2                                   | 59 |
| Table 5-2-3  | Request Format                                            | 60 |
| Table 5-2-4  | Speed Format                                              | 60 |
| Table 5-2-5  | Read Register Format                                      | 61 |
| Table 5-2-6  | Write Register Format                                     | 61 |
| Table 5-2-7  | Acceleration Control Format                               | 61 |
| Table 5-2-8  | Request Type                                              | 61 |
| Table 5-2-9  | Status Request Format                                     | 62 |
| Table 5-2-10 | LPS output                                                | 66 |
| Table 5-2-11 | LPS Output Characteristics in AC Connection               | 66 |
| Table 5-7-1  | Status of Interrupt and FIFO during ARF Reception         | 83 |
| Table 5-7-2  | Status of Interrupt and FIFO during IRF, TF/IRF Reception | 88 |
| Table 5-8-1  | Asynchronous Stream Transmit format                       | 89 |
| Table 5-8-2  | Asynchronous Stream Receive format                        | 89 |
| Table 6-4-1  | Host Interface AC Characteristics                         | 93 |
| Table 6-4-2  | PHY AC Characteristics                                    | 96 |

# **MEMO**

# 1 General Descriptions

The MD8412B is a link layer controller for high-speed serial buses, designed in accordance with the IEEE draft standard, IEEE 1394-1995. It involves all necessary functions for the link layer, and also functions to relieve the burden of the system for isochronous transfer. Therefore, it is suitable for being incorporated in equipment on the side of peripheral terminals.

#### 1-1 Features

- Packing for transmission and unpacking for reception, according to IEEE 1394-1995 and P1394a.
- Cycle master support
- Parity generation and error detection by 32-bit CRC
- Detection of dropped cycle start messages
- Direct with PHY chip (MD8402) and interface by AC coupling
- 3-speed support of 100/200/400Mb/sec.
- Control of the No. of transfers in each cycle during isochronous transfer
- Automatic insertion of a header in isochronous packet during transmission and automatic header separation and routing during reception
- Support of outbound retry sequence
- $\ Feasibility \ of selecting \ a \ host-bus \ width \ from \ 8/16/32-bit, \ enabling \ easy \ connection \ with \ a \ general-purpose \ MPU/micro-computer$
- Support of both big and little-endians during selection of host bus 16/32-bit

# 1-2 Applications

- Digital camera Digital VTR Digital audio
- Electronic musical instruments Scanner Printer
- Various storages

# 1-3 Internal block diagram



Figure 1-3-1 MD8412B Block Diagram

#### 1-4 Functional outlines

#### 1-4-1 Host interface

The host interface is composed of asynchronous buses in a width of SRAM-style 8/16/32-bit. Since DMA control functions are provided inside, DREQ signals can be generated according to the state of a buffer, enabling high-speed data transfer.

Bus width changeover of 8/16/32 can be controlled by a signal of UWE#, UBE#, A1, or A0. It is possible to change register and buffer access operation. All registers can be directly accessed from the host. In DMA transfer, internal buffer selection is effected to enable gaining access to the selected buffer.

#### 1-4-2 PHY interface

An interface is available, which enables direct connection with the PHY chip to process a physical layer according to IEEE 1394. Either 100Mbps or 200Mbps is acceptable for the PHY chip to be connected.

In the IEEE1394 Draft, the connection mode for the PHY and LINK chips is classified to the following two kinds:

- DC connection
- AC connection

This IC supports both kinds of connections.

#### 1-4-3 Transmitter

The transmitter reads out data from an asynchronous transmission buffer or an isochronous transmission buffer in the MD8412B, and sends out a PHY interface packet through formatting into each packet format defined by IEEE P1394. If the cycle master bit is "1" and the node using the MD8412B is a route, then a cycle start packet is also sent out to indicate the head of the isochronous cycle.

#### 1-4-4 Receiver

The receiver receives a packet from the PHY interface and identifies if this packet is the one to be acquired by the node of MD8412B. If it is found as an asynchronous packet, it is identified with a node address of MD8412B. If it is an isochronous packet, it is identified with a preset channel number. If a packet is headed to this node, routing is effected toward the asynchronous reception buffer or the isochronous reception buffer by writing the data therein. For a broadcast packet and the snoop mode, no judgment is effected and data are written in their buffer.

#### 1-4-5 Built-in buffer

The MD8412B incorporates a buffer in 512 32(bit) configuration with a capacity of 2K-byte in total. This is a temporary buffer intended for data rate absorption between transmitter and host bus. The host performs data access to this buffer.

The MD8412B controls this buffer by dividing it into a maximum of 4 areas. Two of the divided areas are used at random for asynchronous transmission and reception. The remaining two areas depend on isochronous modal setting. Each buffer size is designated at the register. Status information, such as full or empty in the buffer, can be known at the host in the divided unit.

#### 1-4-6 Isochronous transfer functions

The MD8412B possesses isochronous functions. It incorporates a cycle timer so that a cycle start packet can be transmitted in the unit of 125\(\text{a}\)iec when the node seizing the MD8412B is of the cycle master. Its trigger is an 8KHz signal entered through the CYCLEIN pin, obtained as a result of generation of a clock signal of 49.152MHz, coming from the PHY chip.

When the above-mentioned node is not of the cycle master, synchronism with the cycle master is secured through compensation of the cycle master within the MD8412B, based on the value of that packet, each time a cycle start packet is received from another cycle master node.

The MD8412B is provided with two types of isochronous modes. One is a mode intended to gain access to the host with a packet image. The other is a mode for host access with an image of data themselves. (To be described in detail later)

The user determines the mode, according to the nature of data source to be handled in the isochronous transfer mode.

# 2 Terminal Description

# 2-1 Functional description for terminals

| Signal         | Туре | Pin                                                                                    | No. of<br>Pin |                                                                                                                                                                                       |                                                  | Contents                                 | ;                                                                       |         |  |
|----------------|------|----------------------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------|---------|--|
| PHY Interface  |      |                                                                                        |               | •                                                                                                                                                                                     |                                                  |                                          |                                                                         |         |  |
| SCLK           | I    | 72                                                                                     | 1             | MD841<br>to this s                                                                                                                                                                    | 2B employs this o                                | clock as a master<br>PHY chip.           | fed from the PHY chip. T<br>r clock signal. Usually cor                 | nnected |  |
| LREQ           | 0    | 74                                                                                     | 1             | register<br>connec                                                                                                                                                                    | r access in the Plated to this signal            | HY chip and whe pin of the PHY c         |                                                                         | ally    |  |
| CTL(1:0)       | I/O  | 69, 70                                                                                 | 2             | reception<br>PHY ch                                                                                                                                                                   | on with the PHY only.                            | chip. Usually con                        | ignal for data transmission<br>Inected to this signal pin               | of the  |  |
| D(7:0)         | I/O  | 57, 58, 60, 61,<br>63, 64, 66, 67                                                      | 8             | PHY ch<br>D(3:0) i                                                                                                                                                                    | nip. D(1:0) is used<br>is used at 200Mb          | d for packet trans<br>ps, and all bits a | transmission/reception was mission/reception at 100 re used at 400Mbps. | )Mbps,  |  |
| LPS            | 0    | 75                                                                                     |               | Link Status: A LPS signal to PHY. Output in the following combinat available by register setting.  DIRECT Input                                                                       |                                                  |                                          |                                                                         |         |  |
| Host Interface |      |                                                                                        |               |                                                                                                                                                                                       |                                                  |                                          |                                                                         |         |  |
| HA(6:0)        | I    | 92, 93, 95, 96,<br>97, 99, 100                                                         | 7             | Host ac                                                                                                                                                                               | ddress: A host ad                                | dress for registe                        | r selection                                                             |         |  |
| HD(31:0)       | I/O  | 1, 2, 4~6,<br>8~10, 12~14,<br>16~18, 20~22,<br>24~26, 28~30,<br>32~34, 36~38,<br>40~42 | 32            | Host data bus: A data bus for register data access. In combination with other signals, effective bit width is changeable among 31, 16, and 8 bits. Combinations will described later. |                                                  |                                          |                                                                         |         |  |
| WR#            | I    | 89                                                                                     | 1             | Write enable: A writing signal for host data bus.                                                                                                                                     |                                                  |                                          |                                                                         |         |  |
| RD#            | I    | 88                                                                                     | 1             | Read e                                                                                                                                                                                | Read enable: A reading signal for host data bus. |                                          |                                                                         |         |  |
| CS#            | I    | 91                                                                                     | 1             | Chip Se                                                                                                                                                                               | elect: chip selecti                              | on signal for hos                        | t data bus                                                              |         |  |

Table 2-1-1 MD8412B Terminal Table (1)

| Signal                                                              | Туре         | Pin                                         | No. of<br>Pin | Contents                                                                                                                                                                                                                    |  |
|---------------------------------------------------------------------|--------------|---------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| UWE#                                                                | I            | 87                                          | 1             | Upper write enable: An enable signal of the upper word (16-bit) for a 32-bit data bus. With active low of this signal, the upper 16-bit is also asserted on the data bus.                                                   |  |
| UBE#                                                                | I            | 85                                          | 1             | Upper byte enable: An enable signal of the upper byte in 16-bit of the upper/lower word for a 32-bit data bus. With active low of this signal, the upper 8-bit is also asserted in the upper and lower words, respectively. |  |
| DREQ                                                                | 0            | 83                                          | 1             | Data request: A request signal for DMA transfer. Asserted only for packet and data transfer.                                                                                                                                |  |
| DACK#                                                               | I            | 84                                          | 1             | Data acknowledge: An acknowledge signal for DMA transfer. Asserted only for packet and data transfer.                                                                                                                       |  |
| INT#                                                                | 0            | 81                                          | 1             | Interrupt signal: An interrupt signal for announcement to the host. This signal is asserted when any factor arises in the interrupt register.                                                                               |  |
| RESET#                                                              | I            | 80                                          | 1             | Reset: A system reset signal of the MD8412B.                                                                                                                                                                                |  |
| Others                                                              |              |                                             |               |                                                                                                                                                                                                                             |  |
| CYCLEIN                                                             | CYCLEIN I 77 |                                             |               | Isochronous cycle input: An external clock for counting the internal cycle timer in 8KHz unit. When CycleSource bit is "1" in the control register, this clock becomes valid.                                               |  |
| CYCLEOUT                                                            | 0            | 78                                          | 1             | Isochronous cycle output: A cycle clock output generated by counting the internal cycle timer of the MD8412B.                                                                                                               |  |
| ITSTART                                                             | I            | 44                                          | 1             | Isochronous Transmission Start Signal in ITSTART auto-Mode.                                                                                                                                                                 |  |
| DIRECT                                                              | I            | 55                                          | 1             | PHY I / F direct select signal: A changeover signal used to select direct isolation connection of I / F with PHY.  0: Isolation connection  1: Direct connection                                                            |  |
| Test Terminals                                                      | I            |                                             |               |                                                                                                                                                                                                                             |  |
| INP(2:0)                                                            | I            | 45, 51, 52                                  | 1             | A signal for testing. In general, INP (2:0) is to be connected to the VSS.                                                                                                                                                  |  |
| TESTEN                                                              | I            | 46                                          | 1             | A signal for testing. In general, TESTEN is to be connected to the VSS.                                                                                                                                                     |  |
| TLINK                                                               | I            | 47                                          | 1             | A signal for testing. In general, TLINK is to be connected to the VSS.                                                                                                                                                      |  |
| TLINKSEP                                                            | I            | 49                                          | 1             | A signal for testing. In general, TLINKSEP is to be connected to the VSS.                                                                                                                                                   |  |
| TRFUL                                                               | I            | 50                                          | 1             | A signal for testing. In general, TRFUL is to be connected to the VSS.                                                                                                                                                      |  |
| TEST(1:0)                                                           | I            | 53, 54                                      | 1             | A signal for testing. In general, TEST(1:0) is to be connected to the VSS.                                                                                                                                                  |  |
| Po                                                                  | wer sup      | ply                                         |               |                                                                                                                                                                                                                             |  |
| VDD                                                                 | I            | 7, 19, 31, 39,<br>56, 62, 68, 79,<br>86, 94 | 7             | 3.3V power supply.                                                                                                                                                                                                          |  |
| VSS I 3, 11, 15, 23, 27, 35, 43, 48, 59, 65, 71, 73, 76, 82, 90, 98 |              | 32                                          | GND           |                                                                                                                                                                                                                             |  |

Table 2-1-2 MD8412B Terminal Table (2)

# 3 Control Register

# 3-1 Method of register access

For 32-bit access, each register gains a description of header address only. Accordingly, the following addresses are used for 8- and 16-bit.

The read-only register should be used for the read-out operation only. The writing operation should not be performed at that time. If this operation is actually attempted, the result from such an operation is not assured.

|             | 7            | 6  | 5  | 4    | 3      | 2  | 1  | 0  |  |  |
|-------------|--------------|----|----|------|--------|----|----|----|--|--|
| Index<br>+3 | BYTE(adrs+3) |    |    |      |        |    |    |    |  |  |
|             | 15           | 14 | 13 | 12   | 11     | 10 | 9  | 8  |  |  |
| Index<br>+2 | BYTE(adrs+2) |    |    |      |        |    |    |    |  |  |
|             | 23           | 22 | 21 | 20   | 19     | 18 | 17 | 16 |  |  |
| Index<br>+1 | BYTE(adrs+1) |    |    |      |        |    |    |    |  |  |
|             | 31           | 30 | 29 | 28   | 27     | 26 | 25 | 24 |  |  |
| Index       |              |    |    | BYTE | (adrs) |    |    |    |  |  |

Figure 3-1-1 Register Address on 8-Bit Bus

|             | 7              | 6  | 5  | 4     | 3        | 2  | 1  | 0  |  |  |  |
|-------------|----------------|----|----|-------|----------|----|----|----|--|--|--|
| Index<br>+2 | WORD-L(adrs+2) |    |    |       |          |    |    |    |  |  |  |
|             | 15             | 14 | 13 | 12    | 11       | 10 | 9  | 8  |  |  |  |
|             | WORD-H(adrs+2) |    |    |       |          |    |    |    |  |  |  |
|             | 23             | 22 | 21 | 20    | 19       | 18 | 17 | 16 |  |  |  |
| Index       |                |    |    | WORD- | ·L(adrs) |    |    |    |  |  |  |
|             | 31             | 30 | 29 | 28    | 27       | 26 | 25 | 24 |  |  |  |
|             |                |    |    | WORD- | H(adrs)  |    |    |    |  |  |  |

Figure 3-1-2 Register Address on 16-Bit Bus

# 3-2 Contents of register

# 3-2-1 Version Register

Index 00h

Initial value 0001 0002h

This register provides chip version and revision number. It is effective in software for IEEE 1394-LINK chip control in the future.

| 7  | 6        | 5  | 4    | 3    | 2  | 1  | 0  |  |  |  |
|----|----------|----|------|------|----|----|----|--|--|--|
|    | Revision |    |      |      |    |    |    |  |  |  |
| 15 | 14       | 13 | 12   | 11   | 10 | 9  | 8  |  |  |  |
|    | Revision |    |      |      |    |    |    |  |  |  |
| 23 | 22       | 21 | 20   | 19   | 18 | 17 | 16 |  |  |  |
|    |          |    | Vers | sion |    |    |    |  |  |  |
| 31 | 30       | 29 | 28   | 27   | 26 | 25 | 24 |  |  |  |
|    | Version  |    |      |      |    |    |    |  |  |  |

#### Bit 15~0 Revision: Revision number of IC chip (R-initial value: 0002h)

Indicates the revision number of MD8412B. This figure begins with "0" and increases each time revision is made.

#### Bit 31~16 version: Version number of IC chip (R-initial value: 0001h)

Indicates the version number of MD8412B. "0001h" is always read out of the MD8412B.

### 3-2-2 Control Register

Index 04h

Initial value 0003 0001h

This register makes settings for each operational configuration of the chip, enable, etc. Generally, this register setting is made shortly after the closure of the POWER switch. The MD8412B configuration should have been defined in advance.

| 7        | 6  | 5       | 4     | 3  | 2           | 1           | 0            |
|----------|----|---------|-------|----|-------------|-------------|--------------|
| PHYIFRST |    |         | LPSON |    |             | ReceiveEn   | TransmitEn   |
| 15       | 14 | 13      | 12    | 11 | 10          | 9           | 8            |
|          |    |         |       |    |             |             |              |
| 23       | 22 | 21      | 20    | 19 | 18          | 17          | 16           |
|          |    | IsoMode |       |    | CycleSource | CycleMaster | CycleTimerEn |
| 31       | 30 | 29      | 28    | 27 | 26          | 25          | 24           |
|          |    | DMA     | Width |    |             |             | Little       |

#### Bit 0 TransmitEn: Transmit Enable bit (RW- Initial value: 1b)

- 0 = Transmitter disabled
- 1 = Transmitter enabled

Setting is made to decide if the MD8412B transmitter is enabled or not. In the case of enable, the following transmission is performed:

- Asynchronous packet
- Cycle start packet with a cycle master bit enabled
- Isochronous packet for cycle start

This bit is automatically set at "1" when a request for bus reset is received from the PHY chip.

#### Bit 1 Receive Enable bit (RW- Initial value: 0b)

- 0 = Receiver disabled
- 1 = Receiver enabled

Setting is made to decide if the MD8412B receiver is enabled or not. In the case of enable, the following reception is performed:

- Synchronous packet addressed from another node to this node
- Isochronous packet of the designated channel
- Reception in snoop mode

## Bit 4 LPSOn: Ink power status on bit (RW- initial value: 0b)

This bit is used to control the LPS signal supplied to the PHY chip. According to the status of the DIRECT terminal, contents of output are different.

| DIRECT | LPSOn | LPS output                             |
|--------|-------|----------------------------------------|
| 1      | 0     | 0                                      |
| 1      | 1     | 1                                      |
| 0      | 0     | 0                                      |
| 0      | 1     | Approx. 0.6 to 3.6MHz clock (Duty 33%) |

#### Bit 7 PhylFRST: PHY-LINK I/F Reset bit (RW- Initial value: 0b)

Selection is made to determine whether the initialization of PHY-LINK I/F is performed at the time of default or at the timing defined by P1394a.

- 0 = Selection is performed at the timing of Default.
- 1 = Selection is performed at the timing defined by P1394a.

#### Bit 16 CycleTimerEn: Cycle Timer Enable bit (RW- Initial value: 1b)

- 0 = Cycle timer disabled
- 1 = Cycle timer enabled

Setting is made to decide if the MD8412B cycle timer is enabled or not.

# Bit 17 Cycle Master: Cycle Master bit (RW- Initial value: 1b)

- 0 = Receiving a cycle start packet from a node in another route, cycle timer control is effected. To be set at "1" when this node cannot belong to an ordinary route.
- 1 = When this bit is "1" cycle start packet is generated each time the MD8412B cycle timer carries.

#### Bit 18 CycleSource: Cycle Source bit (RW- Initial value: 0b)

- 0 = The cycle timer is counted with 24.576MHz of the master clock that is a clock signal fed from the PHY chip, in order to control the isochronous cycle.
- 1 = The cycle timer is updated at the rising point of a signal entered from the CYCLEIN terminal.

The updating source is set up for the internal timer that is in charge of isochronous time control.

#### Bit 22~20 IsoMode: Isochronous Mode bit (RW- Initial value: 000b)

| Isochronous Mode | Transmission | Reception |  |
|------------------|--------------|-----------|--|
| 000              | Normal       | Normal    |  |
| 001              | Normal       | Auto      |  |
| 010              | Auto         | Normal    |  |
| 011              | -            | Auto      |  |
| 100              | Auto         | Auto      |  |
| 101              | -            | Normal    |  |
| 1xx              | Reserved     |           |  |

Settings of normal mode and auto-mode are made for both isochronous transmission and reception. The number of corresponding isochronous channels is as specified below, according to the mode of transmission or reception:

| Transmission in normal mode | No. of channels for packets where buffer areas are not full for each isochronous cycle. For each cycle, however, the number of packets for each channel is limited to 1.                                |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmission in auto-mode   | Limited to 1 channel. A normal mode is used if more channels are needed to support.                                                                                                                     |
| Reception in normal mode    | For "101", packets for maximum of 4 channels can be received. For "010", however, the number of channels is limited to 3. Setting for channel designation is made at the IsoConfigReg.                  |
| Reception in auto-mode      | Limited to 1 channel. Only for "011", however, 2-channel reception is possible. In this case, routing is effected on the buffer for each channel. (At that time, Isochronous transmission is disabled.) |

# Bit 24 Little: Little-endian bit (RW- Initial value: 0b)

- 0 = Data of ATF, ARF, ITF, IRF buffer are handled as a Big-endian.
- 1 = Data of ATF, ARF, ITF, IRF buffer are handled as a Little-endian.

#### Bit 29~28 DMAWidth: DMA Transfer Data Width bit (RW- Initial value: 00b)

00 = 8-bit (Byte) transfer

01 = 16-bit (Word) transfer

10 = 32-bit (Quadlet) transfer

11 = Reservation

# 3-2-3 Node Identification Register

Index 08h

Initial value 0000 FFFFh

| 7       | 6           | 5          | 4  | 3  | 2  | 1  | 0  |  |
|---------|-------------|------------|----|----|----|----|----|--|
| BusNu   | mber-L      | NodeNumber |    |    |    |    |    |  |
| 15      | 14          | 13         | 12 | 11 | 10 | 9  | 8  |  |
|         | BusNumber-H |            |    |    |    |    |    |  |
| 23      | 22          | 21         | 20 | 19 | 18 | 17 | 16 |  |
|         |             |            |    |    |    |    |    |  |
| 31      | 30          | 29         | 28 | 27 | 26 | 25 | 24 |  |
| IDValid |             |            |    |    |    |    |    |  |

# Bit 5~0 NodeNumber: Node Number bit (RW- Initial value: 3Fh)

This value is used to set up a 6-bit node number to be defined in the IEEE1212 space. During transmission, this value is used in the source area of the IEEE P1394 packet format header. When receiving a packet, the destination node number of this packet is examined and when found to coincide with this value, the packet is received. It is rejected in otherwise case.

Usually, the node number is read from the PHY chip and setting is made at this register after the completion of bus reset and end of self-identification phase.

#### Bit 15~6 BusNumber: Bus Number bit (RW- Initial value: 3FFh)

This value is used to set up a 10-bit bus number to be defined in the IEEE1212 space. During transmission, this value is used in the source area of the header area in the IEEE P1394 packet format header. During reception, this BusNumber bit is disregarded.

#### Bit 31 IDValid: ID Valid bit (RW- Initial value: 00b)

- Only the packet (broadcast packet) is received, where the value of NodeNumber is addressed as "3Fh" In other cases, the packet is rejected.
- 1 = Only the packet is received, for which the value of NodeNumber is addressed in the IEEE1212 address space set by the above-mentioned register. A broadcast packet is also received.

When the state of bus reset arises, this register is automatically cleared to "0" The node number is generally determined after the completion of bus reset and end of self-identification phase. Accordingly, this value is set up after the host has set it in the NodeNumber register.

## 3-2-4 Reset Register

Index 0Ch

Initial value 0000 0000h

| 7  | 6        | 5         | 4       | 3        | 2        | 1            | 0        |
|----|----------|-----------|---------|----------|----------|--------------|----------|
|    | ResetDMA | ResetLink | ResetTx | ResetIRF | ResetARF | ResetITF/IRF | ResetATF |
| 15 | 14       | 13        | 12      | 11       | 10       | 9            | 8        |
|    |          |           |         |          |          |              |          |
| 23 | 22       | 21        | 20      | 19       | 18       | 17           | 16       |
|    |          |           |         |          |          |              |          |
| 31 | 30       | 29        | 28      | 27       | 26       | 25           | 24       |
|    |          |           |         |          |          |              |          |

#### Bit 0 ResetATF: Reset ATF bit: (RW- Initial value: 0b)

0 = Normal condition

1 = Buffer area initialized for asynchronous transmission

Only the buffer area for asynchronous transmission is returned to initial state. At that time, however, all data in that area are lost. All status flags of this buffer are also returned to their initial state.

When "1" is set, and when internal initialization is completed later, this bit is automatically set at "0".

#### Bit 1 ResetITF/IRF: Reset ITF/IRF bit (RW- Initial value: 0b)

0 = Normal condition

1 = Buffer area initialized for isochronous transmission/reception

When IsoMode setting is for other than "011" isochronous transmission buffer is restored to initial conditions. When it is for "011" mode, only the buffer area is restored to initial conditions for isochronous channel reception designated by isochronous configuration 2,3 register. At that time, however, all data in that area are lost. All status flags of this buffer are also returned to their initial state.

When "1" set, and when internal initialization is completed later, this bit is automatically set at "0".

#### Bit 2 ResetARF: Reset ARF bit (RW- Initial value: 0b)

0 = Normal condition

1 = Buffer area initialized for asynchronous reception

Only the buffer area for asynchronous reception is returned to initial state. At that time, however, all data in that area are lost. All status flags of this buffer are also returned to their initial state.

When "1" is set, and when internal initialization is completed later, this bit is automatically set at "0".

#### Bit 3 ResetIRF: Reset IRF bit (RW- Initial value: 0b)

0 = Normal condition

1 = Buffer area initialized for isochronous reception

Only the buffer area for isochronous channel reception specified by the isochronous configuration register is returned to initial state. At that time, however, all data in that area are lost. All status flags of this buffer are also returned to their initial state.

When "1" set, and when internal initialization is completed later, this bit is automatically set at "0".

#### Bit 4 ResetTx: Reset Transmitter bit (RW- Initial value: 0b)

0 = Normal condition

1 = Transmitter being reset

Transmitter is reset to set up a transmission-enabled condition. If a packet is being transmitted, that transmission is supported. When "1" set, and when internal initialization is completed later, this bit is automatically set at "0".

#### Bit 5 ResetLink: Reset Link Core bit (RW- Initial value: 0b)

0 = Normal condition

1 = Link core being reset

Link Core is reset to support all operation. When "1" set, and when internal initialization is completed later, this bit is automatically set at "0".

#### Bit 6 Reset DMA: Reset DMA bit (RW- Initial value: 0b)

0 = Normal condition

1 = DMA control being reset

DMA control is reset to set up a condition enabling DMA transfer. DMA is required to complete transfer in the Quadlet unit. The DMA transfer pointer in the Quadlet unit is cleared with this bit and the pointer is set in the header position in the Quadlet unit. When "1" is set, and when internal initialization is completed later, this bit is automatically set at "0".

## 3-2-5 Asyncronous Buffer Size Set Register

Index 10h

Initial value 007F 00FFh

In this register, an assignment size is specified to assign an asynchronous area to the internal buffer having a 2KB capacity. This size is specified in the Quadlet unit. Max configuration size is 511Quadlet.

| 7  | 6          | 5  | 4     | 3        | 2  | 1  | 0             |  |  |
|----|------------|----|-------|----------|----|----|---------------|--|--|
|    | ATotalSize |    |       |          |    |    |               |  |  |
| 15 | 14         | 13 | 12    | 11       | 10 | 9  | 8             |  |  |
|    |            |    |       |          |    |    | ATotalSize    |  |  |
| 23 | 22         | 21 | 20    | 19       | 18 | 17 | 16            |  |  |
|    |            |    | ARxBu | fferSize |    |    |               |  |  |
| 31 | 30         | 29 | 28    | 27       | 26 | 25 | 24            |  |  |
|    |            |    |       |          |    |    | ARxBufferSize |  |  |

### Bit 8~0 ATotalSize: Asynchronous Total Buffer bit (RW- Initial value: 0FFh)

All buffer sizes for asynchronous transmission and reception are specified in the Quadlet unit. All data (iso-chronous also) remaining in the buffer before modification are abandoned.

#### Bit 24~16 ARxBufferSize: Asynchronous Receive Buffer Size bit (RW- Initial value: 07Fh)

Buffer size for asynchronous reception is specified in the Quadlet unit. In this case, this value must always be smaller than the one set by TotalSize. And configuration beyond 5Quadlet. If this value is changed, all data remaining in the asynchronous transmission/reception buffer are abandoned. There is no influence in the isochronous domain.

By the above-mentioned two setting values, the transmission buffer size is defined as:

ATansmitBufferSize = ATotalSize - ARxBufferSize

## 3-2-6 Isochronous Buffer Size Set Register

Index 14h

Initial value 007F 00FFh

| 7  | 6             | 5  | 4  | 3  | 2  | 1  | 0             |  |  |
|----|---------------|----|----|----|----|----|---------------|--|--|
|    | lTotalSize    |    |    |    |    |    |               |  |  |
| 15 | 14            | 13 | 12 | 11 | 10 | 9  | 8             |  |  |
|    |               |    |    |    |    |    | lTotalSize    |  |  |
| 23 | 22            | 21 | 20 | 19 | 18 | 17 | 16            |  |  |
|    | IRxBufferSize |    |    |    |    |    |               |  |  |
| 31 | 30            | 29 | 28 | 27 | 26 | 25 | 24            |  |  |
|    |               |    |    |    |    |    | IRxBufferSize |  |  |

In this register, an assignment size is specified to assign an isochronous area to the internal buffer having a 2KB capacity. This size is specified in the Quadlet unit. Max configuration size is 511Quadlet.

#### Bit 8~0 ITotalSize: Isochronous Total Buffer bit (RW- Initial value: 0FFh)

All buffer sizes for isochronous transmission and reception are specified in the Quadlet unit. When IsoMode is "011" however, transmission buffer is lost and setting is made in the receiving buffer for two channels.

#### Bit 24~16 IRxBufferSize: Isochronous Receive Buffer Size bit (RW- Initial value: 07Fh)

Buffer size for isochronous reception is specified in the Quadlet unit. In this case, this value must always be smaller than the one set by TotalSize. If this value is changed, all data remaining in the isochronous transmission/reception buffer are abandoned.

If IsoMode is not "011" the transmission buffer size is defined as follows by the above-mentioned two setting values:

ITansmitBufferSize = ITotalSize - IRxBufferSize

When IsoMode is "011b" contents of the Isochronous Configuration 3 register are stored in the buffer being set by the IRxBufferSize, and contents of the Isochronous Configuration 2 register are stored in the buffer being set by the ITransmitBufferSize.

When IsoMode is "101b" ITotalSize and IRxBufferSize must be set at the same value.

# 3-2-7 Packet Control Register

Index 18h

Initial value 0000 1020h

| 7  | 6        | 5        | 4            | 3  | 2     | 1        | 0  |
|----|----------|----------|--------------|----|-------|----------|----|
|    | RxPhyPkt | RxSelfID | EnSnoop      |    | Multi | EnAcc    |    |
| 15 | 14       | 13       | 12           | 11 | 10    | 9        | 8  |
|    |          |          | WritePending |    |       | BusyCtrl |    |
| 23 | 22       | 21       | 20           | 19 | 18    | 17       | 16 |
|    |          |          |              |    |       |          |    |
| 31 | 30       | 29       | 28           | 27 | 26    | 25       | 24 |
|    |          |          |              |    |       |          |    |

#### Bit 1 EnAcc: Ack Acceleration On bit (RW- Initial value: 0b)

- 0 = Transmission of an asynchronous packet by AckAcceleration is disabled.
- 1 = Transmission of an asynchronous packet by AckAcceleration is enabled.

Setting is made to determine whether the transmission of an asynchronous packet by AckAcceleration is enabled or not.

IsoMode becomes effective only when "000b", "001b", "011b", "101b" are set up.

#### Bit 2 Multi: Multi Speed Concatination On bit (RW- Initial value: 0b)

- 0 = Multi-speed concatenation transmission of isochronous packet is disabled.
- 1 = Multi-speed concatenation transmission of isochronous packet is enabled.

Setting is made to determine whether the multi-speed concatenation transmission of isochronous packet is enabled or not.

Transmission of multi-speed concatenation is valid at the time of IsoMode transmission in normal mode. In the auto-mode transmission, no function of multi-speed concatenation is supported.

Even when the reversal data for a PHY control packet are different, this PHY control packet is not stored in the ARF buffer.

# Bit 4 EnSnoop: Enable Snoop bit (RW- Initial value: 0b)

- 0 = Normally, only the packet mapped in this node address is received.
- 1 = Snoop mode assumed.

Regardless of the node address assumed, a snoop mode is set up so that all packets carried on the serial bus, can be received. When a packet is received, the Ack code is not returned. All packets received in this mode are stored in the IRF buffer.

#### Bit 5 RxSelfID: Receive Self ID bit (RW- Initial value: 1b)

- 0 = No SelfID packet is inserted in the buffer.
- 1 = SelfID packet is input in the buffer.

This bit makes setting to decide whether the SelfID packet received in the Self ID phase after bus reset should be put in the buffer area for reception Async.

#### Bit6 RxPhyPkt: Receive Phy Packet bit (RW -initial value: 0b)

- 0 = Phy Packet isn't stored in the buffer.
- 1 = Phy Packet is stored in the buffer.

It is configured by this bit whether it isn't put if received PHY control packet is put in the buffer area for the reception.

When the PHY received PingPacket has more than 4 port, that SelfID Packet isn't stored in the ARF buffer.

And, that PHY Control Packet isn't stored in the ARF buffer when the invert data of the PHY Control Packet is different.

#### Bit 10~8 BusyCtrl: Busy Control bit (RW- Initial value: 000b)

- 000 = A Busy Acknowledge is returned according to the dual phase retry protocol only if there is no vacancy of one packet to be received at the internal Async reception buffer.
- 001 = An Acknowledge is returned in BusyA status only if there is no vacancy of one packet to be received at the internal Async reception buffer.
- 010 = An Acknowledge is returned in BusyB status only if there is no vacancy of one packet to be received at the internal Async reception buffer.
- 011 = An Acknowledge is returned in BusyX status only if there is no vacancy of one packet to be received at the internal Async reception buffer.
- 100 = A Busy Acknowledge is returned according to the dual phase retry protocol irrespective of whether there is vacancy of one packet to be received at the internal Async reception buffer.
- 101 = An Acknowledge is returned in BusyA status for all packets received irrespective of whether there is vacancy of one packet to be received at the internal Async reception buffer.
- 110 = An Acknowledge is returned in BusyB status for all packets received irrespective of whether there is vacancy of one packet to be received at the internal Async reception buffer.
- 111 = An Acknowledge is returned in BusyX status for all packets received irrespective of whether there is vacancy of one packet to be received at the internal Async reception buffer.

When the MD8412B node is of inbound and a busy status acknowledge is returned for the packet from the outbound node transmitted to MD8412B, contents of that status are set in this register.

#### Bit 12 WritePending: Write Request Ack-Pending bit (RW- Initial value: 1b)

- 0 = Ack-Complete is returned when reception is normal with Ack code for Write Request packet.
- 1 = Ack-Pending is returned when reception is normal with Ack code for Write Request packet.

When a Write Request packet is normally received, the Ack code generally returns Ack-Complete. If the packet cannot be received normally, due to lack of buffer capacity or the like, Ack-Busy is returned. When this bit is set at "1" the Ack code returns Ack-Pending under the condition that reception is normal. In other words, Split Transaction of Write Request is to be executed. Upon completion of Write Request processing, the host is required to transmit a Write Response packet. The table below shows types of Ack codes to be sent back for each packet. Items mark by O are Ack codes.

| Packet         | Wi           | ritePending = '0b'   |   | WritePending = '1b' |             |          |  |
|----------------|--------------|----------------------|---|---------------------|-------------|----------|--|
| racket         | ack_complete | ack_pending ack_busy |   | ack_complete        | ack_pending | ack_busy |  |
| Write Request  | 0            | -                    | 0 | -                   | 0           | 0        |  |
| Read Request   | -            | 0                    | 0 | -                   | 0           | 0        |  |
| Write Response | 0            | -                    | 0 | 0                   | -           | 0        |  |
| Read Response  | 0            | -                    | 0 | 0                   | -           | 0        |  |
| Lock Request   | -            | 0                    | 0 | -                   | 0           | 0        |  |
| Lock Response  | 0            | -                    | 0 | 0                   | -           | 0        |  |

# 3-2-8 Diagnostic Status Register

Index 1Ch

Initial value 0000 0000h (Read-only register)

It is possible to know various status information in this register.

| 7            | 6  | 5    | 4     | 3     | 2         | 1      | 0      |  |
|--------------|----|------|-------|-------|-----------|--------|--------|--|
|              |    |      |       |       | BusyState |        |        |  |
| 15           | 14 | 13   | 12    | 11    | 10        | 9      | 8      |  |
| RetryTimeMax |    | AckS | tatus | ATAck |           |        |        |  |
| 23           | 22 | 21   | 20    | 19    | 18        | 17     | 16     |  |
|              |    |      |       |       |           |        |        |  |
| 31           | 30 | 29   | 28    | 27    | 26        | 25     | 24     |  |
|              |    |      |       |       |           | ITBusy | ATBusy |  |

# Bit 2 BusyState: Busy State bit (R- Initial value: 0b)

0 = Acknowledge is returned with BusyA

1 = Acknowledge is returned with BusyB

When Busy Acknowledge is to be issued at the next opportunity, this node indicates the type of this Acknowledge.

#### Bit 11~8 ATAck: AT Ack bit (R- Initial value: 0000b)

 0000
 = No Ack

 0001
 = ack\_complete

 0010
 = ack\_pending

 0011
 = Reserved

 0100
 = ack\_busy\_X

 0101
 = ack\_busy\_A

0110 = ack\_busy\_B 0111~1100 = Reserve 1101 = ack\_data\_error 1110 = ack\_type\_error 1111 = Reserve

For the packet sent from the transmitter during transmission, contents of Acknowledge (Ack code) returned from the destination node are reflected in this register. The reflection timing is when a busy flag for showing the packet being processed in the transmitting asynchronous buffer is negated. This value is held until this Busy is negated for the next packet transmission.

#### Bit 13~12 AckStatus: Ack Status bit (R- Initial value: 00b)

00 = Normal reception

01 = Parity error

10 = Packet lost (indicating that no Acknowledge packet has been sent in the specified time)

11 = Reserve

For the transmitted Asynchronous packet, the status of Acknowledge packet returned from the destination node is indicated.

#### Bit 15 RetryTimeMax: Retry Time Max bit (R- Initial value: 0b)

0 = Normal

1 = Max. number of retries

This bit is used to indicate the situation in regard to the maximum number of retries for the retry count setting in the ATRetry register at the beginning of a certain retry phase. Whether the said retry phase has been finished or is still busy at that time can be identified with the ATAck bit. This value is maintained until the next packet transmission is carried out.

#### Bit 24 ATBusy: AT Busy bit (R- Initial value: 0b)

- 0 = Indicates that ATGo issuing is possible.
- 1 = Indicates that ATGo issuing is impossible, and that a packet is presently being processed for the previously issued ATGo.

This bit is asserted upon the issuing of ATGo for Asynchronous transmission. It is negated when return of this Acknowledge has been set in the ATAck register. The host cannot issue the next ATGo while this bit is being asserted. Even though it is attempted, it is disregarded. When a packet transmission turns to be a retry operation, this bit is never negated until the said Retry is finished.

#### Bit 25 ITBusy: IT Busy bit (R- Initial value: 0b)

- 0 = Indicates that ITGo issuing is possible.
- 1 = Indicates that ITGo issuing is impossible, and that a packet is presently being processed for the previously issued ITGo.

For isochronous transmission in normal IsoMode, this bit is asserted with ITGo issued, and negated upon completion of packet transmission. The host cannot issue the next ITGo until this bit is being asserted. Even though it is attempted, it is disregarded.

### 3-2-9 Phy Control Register

Index 20h

Initial value 0000 0000h

Using this register, a register in PHY chip is accessed. When reading a certain register, its register address is set in the RegAddr register and the RdReg bit is made active. With the RdReg bit being active, a read request for the addressed register is made to the PHY chip and the RdReg bit is then cleared. Contents of the addressed register from the PHY chip are entered in the RegData register. The write request to the PHY register for the data in the RegData register is also made by triggering the WrReg bit of the PHY address set in the RegAddr register.

| 7       | 6       | 5     | 4     | 3       | 2  | 1  | 0  |  |  |  |  |
|---------|---------|-------|-------|---------|----|----|----|--|--|--|--|
| RegData |         |       |       |         |    |    |    |  |  |  |  |
| 15      | 14      | 13    | 12    | 11      | 10 | 9  | 8  |  |  |  |  |
|         | RegRcvd | RdReg | WrReg | RegAddr |    |    |    |  |  |  |  |
| 23      | 22      | 21    | 20    | 19      | 18 | 17 | 16 |  |  |  |  |
|         |         |       |       |         |    |    |    |  |  |  |  |
| 31      | 30      | 29    | 28    | 27      | 26 | 25 | 24 |  |  |  |  |
|         |         |       |       |         |    |    |    |  |  |  |  |

# Bit 7~0 RegData: Register Data bit (RW- Initial value: 00h)

With a Write request, data being transferred to PHY are stored. With Read request also, data transferred from PHY are stored. When reading out the contents of this register, contents of RegData are read out, the value taken from PHY with the previous Read request. In other words, the value taken from the host cannot be directly read out. To read out, a Read request must be sent to PHY.

#### Bit 11~8 RegAddr: Register Address bit (RW- Initial value: 00h)

The address value of PHY being accessed is set.

# Bit 12 WrReg: Write Register bit (RW- Initial value: 0b)

- 0 = Normal condition
- 1 = Write request issued

A Write request is issued toward the PHY register. After this Write request, this bit is cleared.

#### **Bit 13** RdReg: Read Register bit (RW- Initial value: 0b)

- 0 = Normal condition
- 1 = Read request issued

A Read request is issued toward the PHY register. After this Read request, this bit is cleared.

#### **Bit 14** RegRcvd: Register Data Received bit (RW- Initial value: 0b)

- 0 = Normal condition
- 1 = Indicating that data from PHY have been stored in RegData after the issuing of Read request

After a Read request has been issued toward the PHY register, "1" set upon the storage of PHY data in Reg-Data. Since then, "1" signal for testing.

cleared to "0" when reading is attempted once from this register.

# 3-2-10 ATRetries Register

Index 24h

Initial value 0000 0001h

There is a function of performing automatic retry when asynchronous packet transmission is attempted by the MD8412B node and Busy Acknowledge is returned from this destination node. The number of retries is set in this register. Once a retry phase is assumed, a busy flag of the ATGo register is never negated until any Acknowledge other than Busy is returned from the destination node or the preset number of retries is attained. In this state, the next packet transmission is disabled.

| 7  | 6     | 5     | 4  | 3             | 2  | 1  | 0         |  |
|----|-------|-------|----|---------------|----|----|-----------|--|
|    | Retry | Count |    | MaxRetryCount |    |    |           |  |
| 15 | 14    | 13    | 12 | 11            | 10 | 9  | 8         |  |
|    |       |       |    |               |    |    | RetryStop |  |
| 23 | 22    | 21    | 20 | 19            | 18 | 17 | 16        |  |
|    |       |       |    |               |    |    |           |  |
| 31 | 30    | 29    | 28 | 27            | 26 | 25 | 24        |  |
|    |       |       |    |               |    |    |           |  |

### Bit 3~0 MaxRetryCount: Maximum Retry Count bit (RW- Initial value: 01h)

This register sets up the maximum number of retries for Busy Acknowledge from the destination node. If the retry phase is not completed within this set value, a retry time-out status flag is given in the ATAck register to complete the retry phase attempted by the MD8412B. Since then, packet data are flushed within the ATF buffer. The maximum number that can be set is 15. When "0000" is set, the MD8412B does not assume a retry phase automatically. In this case, packet data are flushed for Busy Acknowledge. When an error Acknowledge is returned in the retry phase, retry is suspended at that time point and contents of the buffer are flushed. Further operation is halted by presenting a flag (AckErr).

#### Bit 7~4 RetryCount: Retry Count bit (R- Initial value: 00h)

The number of present retries is indicated in the middle of a retry attempted from MD8412B.

## Bit 8 RetryStop: Retry Stop Bit (RW- Initial value: 0b)

When the MD8412B automatically assumes the retry phase and the limit value is not attained yet during this retry action, this bit is used to perform the forced end of this retry. When this bit is set at "1", it is automatically cleared after the completion of the retry phase.

- 0: Normal condition
- 1: Forced end

# 3-2-11 Cycle Timer Register

Index 28h

Initial value 0000 0000h

The present cycle timer value is indicated. As described below, this register is divided into three areas. When the node employing MD8412B is of CycleMaster and a cycle start packet is being transmitted, this register value is loaded. In otherwise case, the cycle timer value in the received cycle start packet is loaded in this register in order to update the cycle timer. Timing to load is when the Lo byte of CycleOffset has been written.

| 7  | 6            | 5     | 4  | 3           | 2  | 1  | 0  |  |  |  |  |
|----|--------------|-------|----|-------------|----|----|----|--|--|--|--|
|    | CycleOffset  |       |    |             |    |    |    |  |  |  |  |
| 15 | 14           | 13    | 12 | 11          | 10 | 9  | 8  |  |  |  |  |
|    | Cycle        | Count |    | CycleOffset |    |    |    |  |  |  |  |
| 23 | 22           | 21    | 20 | 19          | 18 | 17 | 16 |  |  |  |  |
|    | CycleCount   |       |    |             |    |    |    |  |  |  |  |
| 31 | 30           | 29    | 28 | 27          | 26 | 25 | 24 |  |  |  |  |
|    | CycleSeconds |       |    |             |    |    |    |  |  |  |  |

# Bit 11~0 CycleOffset: Cycle Offset bit (RW- Initial value: 00h)

This area is used for counting up with a 24.576MHz clock. It is actuated with Modulo3072.

# Bit 24 CycleCount: Cycle Count bit (RW- Initial value: 00h)

This area is used for counting up when the CycleField register carries to count Isochronous cycles. It is actuated with Modulo8000.

# Bit 31~25 Cycle Seconds bit (RW- Initial value: 00h)

This area is used for counting up when the CycleCount register carries to count seconds. It is actuated with Modulo 128.

# 3-2-12 Isochronous Packet Length Register

Index 2Ch

Initial value 0004 0000h

When IsoMode is assumed and its transmission mode is Auto (setting value = "010b" or "100b", the data volume of one packet to be transferred in each isochronous cycle is set in this register.

| 7        | 6  | 5  | 4  | 3        | 2  | 1  | 0  |  |  |
|----------|----|----|----|----------|----|----|----|--|--|
|          |    |    |    |          |    |    |    |  |  |
| 15       | 14 | 13 | 12 | 11       | 10 | 9  | 8  |  |  |
|          |    |    |    |          |    |    |    |  |  |
| 23       | 22 | 21 | 20 | 19       | 18 | 17 | 16 |  |  |
| ITLength |    |    |    |          |    |    |    |  |  |
| 31       | 30 | 29 | 28 | 27       | 26 | 25 | 24 |  |  |
|          |    |    |    | ITLength |    |    |    |  |  |

Bit 27~16 ITLength: Isochronous Transmit Length bit (RW- Initial value: 04h)

Length of a packet being transmitted is set in this register. During transmission, this value is used at the header part.

# 3-2-13 Isochronous Configuration Register 1,2,3,4

Index 30h, 34h, 38h, 3Ch

Initial value 0000 0000h

For transmission/reception of an isochronous packet, this register group determines how MD8412B handles this packet. In some cases, registers are not used according to the number of registers by IsoMode setting nor the definition in each register.

| 7  | 6    | 5    | 4  | 3         | 2    | 1       | 0      |  |
|----|------|------|----|-----------|------|---------|--------|--|
|    | Stop | Sync |    |           |      | IsoRxEn | SyncEn |  |
| 15 | 14   | 13   | 12 | 11        | 10   | 9       | 8      |  |
|    | Sy   | nc   |    | StartSync |      |         |        |  |
| 23 | 22   | 21   | 20 | 19        | 18   | 17      | 16     |  |
|    |      |      |    |           |      | Sp      | eed    |  |
| 31 | 30   | 29   | 28 | 27        | 26   | 25      | 24     |  |
| Т  | Tag  |      |    | Cha       | nnel |         |        |  |

#### Bit 0 SyncEn: Sync Enable bit (RW- Initial value: 0b)

- 0 = Packet transmission/reception is effected regardless of the contents of StartSync and StopSync. During AutoMode transmission, contents of the Sync register are reflected at any time in the Sync area of the packet header.
- In the Receive mode, packet reception is controlled with the channel number of the above setting plus StartSync and StopSync. During AutoMode transmission, contents of Start Sync are entered in the Sync field of the packet header to be transmitted shortly after the ITSTART terminal or the ITStart register has been turned active. Since then, contents of Sync are entered in StopSync shortly after ITSTART is turned non-active.

## Bit 1 IsoRxEn: Isochronous Receive Enable bit (RW- Initial value: 0b)

- 0 = Isochronous reception disabled
- 1 = Isochronous reception enabled

Setting is made to define whether isochronous reception is enabled or not.

#### Bit 7~4 StopSync: Stop Sync bit (RW- Initial value: 00h)

When SyncEn=1, reception control is effected with the Sync field values of this bit and packet. Once packet reception is started with StartSync and after a packet has been received, with which its register value coincides with the Sync field of a packet of the set channel number, packet reception is suspended thereafter. When SyncEn="1b" in the auto-transmission mode, and if transmission is stopped by the ITSTART terminal or the ITStart register, this value is written in the Sync field of the last packet received shortly before stoppage.

#### Bit 8~11 StartSync: Start Sync bit (RW- Initial value: 00h)

When SyncEn=1, reception control is effected with the Sync field value of this bit and packet. Reception is started again with a packet whose register value coincides with the Sync field value of the packet with the preset channel number. When SyncEn="1b" the auto-transmission mode, and when transmission is started with the ITSTART terminal or the ITStart register, this value is written in the Sync field of the packet to be sent first.

#### Bit 15~12 Sync: Sync bit (RW- Initial value: 00h)

For "010b" and "100b" in IsoMode, in the isochronous transmission auto-mode, this register sets up a value so that the MD8412B can input this value in the Sync field of the packet header. In other modes, this register remains to be disabled. With SyncEn="0b" this value is written at any time. When SyncEn="1b" this value is written in a packet other than the start/end packet, with the ITSTART terminal or the ITStart register.

#### Bit 17~16 Speed: Speed bit (RW- Initial value: 00b)

- 00 = Transmission at 100Mbps
- 01 = Transmission at 200Mbps
- 10 = Transmission at 400Mbps
- 11 = Reserved

In the transmission mode, the transfer speed is set up for transmission to be effected over the cable. In the reception mode, this register remains to be disabled.

#### Bit 29~24 Channel: Channel bit (RW- Initial value: 00h)

In auto-transmission mode, a channel is specified for the isochronous packet. The channel number set here is loaded in the packet header for transmission. In the reception mode, an isochronous channel intended for reception in both modes is set up. The setting range is from 0 to 63.

#### Bit 31~30 Tag: Tag bit (RW- Initial value: 00h)

In auto-transmission mode, a tag is specified for an isochronous packet. The setting range is from 0 to 3. The relationship between contents of the IsoMode register and this configuration register group is shown below.

| Mode | ICR<br>Number | Transmit/Receive | Tag   | Channel | Speed | SyncEn | Sync  | Start<br>Sync | Stop<br>Sync |  |  |
|------|---------------|------------------|-------|---------|-------|--------|-------|---------------|--------------|--|--|
| 000  | -             | Normal Transmit  | -     | -       | -     | -      | -     | -             | =            |  |  |
| 000  | 1, 2, 3, 4    | Normal Receive   | Valid | Valid   | -     | Valid  | =     | Valid         | Valid        |  |  |
|      | -             | Normal Transmit  | -     | -       | -     | -      | -     | -             | -            |  |  |
| 001  | 2             | Auto Receive     | Valid | Valid   | -     | Valid  | -     | Valid         | Valid        |  |  |
|      | 3, 4 (Unused) |                  |       |         |       |        |       |               |              |  |  |
| 010  | 1             | Auto Transmit    | Valid | Valid   | Valid | Valid  | Valid | Valid         | Valid        |  |  |
| 010  | 2, 3, 4       | Normal Receive   | Valid | Valid   | -     | Valid  | -     | Valid         | Valid        |  |  |
| 011  | 2, 3          | Auto Receive     | Valid | Valid   | -     | Valid  | -     | Valid         | Valid        |  |  |
| 011  | 1, 4 (Unused) |                  |       |         |       |        |       |               |              |  |  |
|      | 1             | Auto Transmit    | Valid | Valid   | Valid | Valid  | Valid | Valid         | Valid        |  |  |
| 100  | 2             | Auto Receive     | Valid | Valid   | -     | Valid  | -     | Valid         | Valid        |  |  |
|      | 3, 4 (Unused) |                  |       |         |       |        |       |               |              |  |  |
| 101  | 1, 2, 3, 4    | Normal Receive   | Valid | Valid   | -     | Valid  | -     | Valid         | Valid        |  |  |

<sup>\*</sup>ICR: Isochronous Configuration Register

## 3-2-14 ATF Data Register

Index 40h

Initial value 0000 0000h

This is a register for writing asynchronous packet transmission data. Data are written in the internal buffer for asynchronous transmission. In cases other than host 32-bit access, it is always necessary to write data in the Quadlet unit.

| 7                    | 6                     | 5  | 4   | 3    | 2  | 1  | 0  |  |  |  |  |  |  |
|----------------------|-----------------------|----|-----|------|----|----|----|--|--|--|--|--|--|
|                      |                       |    | ATF | Data |    |    |    |  |  |  |  |  |  |
| 15                   | 15 14 13 12 11 10 9 8 |    |     |      |    |    |    |  |  |  |  |  |  |
| ATFData              |                       |    |     |      |    |    |    |  |  |  |  |  |  |
| 23                   | 22                    | 21 | 20  | 19   | 18 | 17 | 16 |  |  |  |  |  |  |
|                      |                       |    | ATF | Data |    |    |    |  |  |  |  |  |  |
| 31 30 29 28 27 26 25 |                       |    |     |      |    |    |    |  |  |  |  |  |  |
| ATFData              |                       |    |     |      |    |    |    |  |  |  |  |  |  |

## 3-2-15 ARF Data Register

Index 44h

Initial value 0000 0000h

This is a register for reading asynchronous packet reception data. Data are read from the internal buffer for asynchronous reception. In cases other than host 32-bit access, it is always necessary to read data in the Quadlet unit.

| 7                                   | 6                       | 5 | 4   | 3    | 2 | 1 | 0 |  |  |  |  |  |  |  |
|-------------------------------------|-------------------------|---|-----|------|---|---|---|--|--|--|--|--|--|--|
|                                     |                         |   | ARF | Data |   |   |   |  |  |  |  |  |  |  |
| 15   14   13   12   11   10   9   8 |                         |   |     |      |   |   |   |  |  |  |  |  |  |  |
| ARFData                             |                         |   |     |      |   |   |   |  |  |  |  |  |  |  |
| 23                                  | 23 22 21 20 19 18 17 16 |   |     |      |   |   |   |  |  |  |  |  |  |  |
|                                     |                         |   | ARF | Data |   |   |   |  |  |  |  |  |  |  |
| 31 30 29 28 27 26 25                |                         |   |     |      |   |   |   |  |  |  |  |  |  |  |
| ARFData                             |                         |   |     |      |   |   |   |  |  |  |  |  |  |  |

## 3-2-16 ITF/IRF Data Register

Index 48h

Initial value 0000 0000h

In cases other than "011b" in IsoMode, this register is used for isochronous transmission data writing. Data are written in the internal buffer for isochronous transmission. In the case of "011b" this register is used for isochronous reception data reading and data are read from the internal buffer for asynchronous reception. In cases other than host 32-bit access, it is always necessary to write data in the Quadlet unit. When IsoMode="011b" this register is used for a packet to be set by the Isochronous Configuration Register-2. ResetITF/IRF is used when resetting the internal reception buffer from which data are read.

| 7                       | 6                       | 5 | 4      | 3     | 2 | 1 | 0 |  |  |  |  |  |  |  |
|-------------------------|-------------------------|---|--------|-------|---|---|---|--|--|--|--|--|--|--|
|                         |                         |   | ITF/IR | FData |   |   |   |  |  |  |  |  |  |  |
| 15 14 13 12 11 10 9 8   |                         |   |        |       |   |   |   |  |  |  |  |  |  |  |
| ITF/IRFData             |                         |   |        |       |   |   |   |  |  |  |  |  |  |  |
| 23                      | 23 22 21 20 19 18 17 16 |   |        |       |   |   |   |  |  |  |  |  |  |  |
|                         |                         |   | ITF/IR | FData |   |   |   |  |  |  |  |  |  |  |
| 31 30 29 28 27 26 25 24 |                         |   |        |       |   |   |   |  |  |  |  |  |  |  |
| ITF/IRFData             |                         |   |        |       |   |   |   |  |  |  |  |  |  |  |

## 3-2-17 IRF Data Register

Index 4Ch

Initial value 0000 0000h

This register is used for isochronous reception data read-out. Data are read from the internal buffer for asynchronous reception. In cases other than host 32-bit access, it is always necessary to write data in the Quadlet unit. When Iso-Mode="011b" this register is used for a packet to be set by the Isochronous Configuration Register-3. ResetIRF is used when resetting the internal reception buffer from which data are read.

| 7                       | 6  | 5  | 4   | 3    | 2  | 1  | 0  |  |  |  |  |  |  |  |
|-------------------------|----|----|-----|------|----|----|----|--|--|--|--|--|--|--|
|                         |    |    | IRF | Data |    |    |    |  |  |  |  |  |  |  |
| 15 14 13 12 11 10 9 8   |    |    |     |      |    |    |    |  |  |  |  |  |  |  |
| IRFData                 |    |    |     |      |    |    |    |  |  |  |  |  |  |  |
| 23                      | 22 | 21 | 20  | 19   | 18 | 17 | 16 |  |  |  |  |  |  |  |
|                         |    |    | IRF | Data |    |    |    |  |  |  |  |  |  |  |
| 31 30 29 28 27 26 25 24 |    |    |     |      |    |    |    |  |  |  |  |  |  |  |
| IRFData                 |    |    |     |      |    |    |    |  |  |  |  |  |  |  |

## 3-2-18 Buffer Status and Control Register

Index 50h

Initial value 0000 0055h

This register is used for asynchronous transmission/reception. It is used for the status control of internal buffer for isochronous transmission/reception and for the flush control for an asynchronous reception buffer.

| 7  | 6        | 5               | 4                | 3     | 2        | 1       | 0        |
|----|----------|-----------------|------------------|-------|----------|---------|----------|
|    | IRFEmpty | ITF/IRF<br>Full | ITF/IRF<br>Empty |       | ARFEmpty | ATFFull | ATFEmpty |
| 15 | 14       | 13              | 12               | 11 10 |          | 9       | 8        |
|    | Selec    | tDreq           | DreqEn           |       |          |         |          |
| 23 | 22       | 21              | 20               | 19    | 18       | 17      | 16       |
|    |          |                 | IRFo             | count |          |         |          |
| 31 | 30       | 29              | 28               | 27    | 26       | 25      | 24       |
|    |          |                 |                  |       |          |         | IRFcount |

## Bit 0 ATFEmpty: ATF Empty bit (R- Initial value: 1b)

- 0 = Indicating a condition that the buffer is not empty
- 1 = Indicating a condition that the buffer is empty

This bit indicates that the asynchronous transmission buffer being accessed from the ATFData register is empty.

## Bit 1 ATF Full bit (R- Initial value: 0b)

- 0 = Indicating a condition that the buffer is not full
- 1 = Indicating a condition that the buffer is full

This bit indicates that the asynchronous transmission buffer being accessed from the ATF Data register is full.

#### Bit 2 ARFEmpty: ARF Empty bit (R- Initial value: 1b)

- 0 = Indicating a condition that the buffer is not empty
- 1 = Indicating a condition that the buffer is empty

This bit indicates that the asynchronous reception buffer being accessed from the ARF Data register is empty.

## Bit 4 ITF/IRFEmpty: I TF/IRF Empty bit (R- Initial value: 1b)

- 0 = Indicating a condition that the buffer is not completely empty
- 1 = Indicating a condition that the buffer is completely empty

This bit is used for transmission in IsoMode in cases other than ôÆ11böM It is also used for reception in the case of ôÆ11böM It indicates that the isochronous buffer being accessed from the ITF/IRF Data register is empty.

#### Bit 5 ITF/IRFFull: ITF/IRF Full bit (R- Initial value: 0b)

- 0 = Indicating a condition that the buffer is not full
- 1 = Indicating a condition that the buffer is full

This bit is used for transmission in IsoMode in cases other than ôÆ11böM It is also used for reception in the case of "011b". It indicates that the isochronous buffer being accessed from the ITF/IRF Data register is full.

#### **Bit 6 IRFEmpty**: IRF Empty bit (R- Initial value: 1b)

- 0 = Indicating a condition that the buffer is not empty
- 1 = Indicating a condition that the buffer is empty

#### 

- 0 = DREQ signal is left non-active at any time
- 1 = DREQ signal is turned active as the status of contents chosen by SelectDreq.

This bit is intended to make the DREQ signal valid.

#### Bit 14~13 SelectDreq: Select Dreg bit (RW- Initial value: 00b)

- 00 = This bit is reflected on the DREQ signal as the status being equivalent to that of the ATFFull bit for the buffer being accessed by the ATF Data register.
- 101 = This bit is reflected on the DREQ signal as the status being equivalent to that of the ATFEmpty bit for the buffer being accessed by the ATF Data register.
- 10 = This bit is reflected on the DREQ signal as the status being equivalent to that of the ITFFull bit in the transmission mode and that of IRFEmpty bit in the reception mode, for the buffer being accessed by the ITF/IRF Data register.
- 11 = This bit is reflected on the DREQ signal as the status being equivalent to that of the IRFEmpty bit for the buffer being accessed by the IRF Data register.

This register is used to determine what buffer status in the chip should be reflected on the DREQ signal.

## Bit 24~16 IRF count: IRF count bit (R- Initial value: 00b)

This bit is used to indicate the data size in the Quadlet unit, stored in the buffer (IRF or ITF/IRF) chosen by the SelectDreq bit in the auto-mode. Invalid if SelectDreq is 00,01.

If the first setting is made for SelectDreq or it is modified after the power supply has been turned on, it is necessary to follow the procedures specified below, in order to read out the IRFcount data.

- 1. Set at DreqEn = "0"
- 2. SelectDreq is set for the required FIFO type.
- After the completion of the above-mentioned setting, the data size stored in the required FIFO can be read from the IRFcount.

## 3-2-19 Interrupt Register

Index 54h

Initial value 0000 0000h

By reading out data from this register, the host can know a variety of interrupt factors in MD8412B. All bits in this register indicate with "1" an interrupt factor has arisen.

| 7            | 6          | 5                | 4          | 3        | 2        | 1        | 0                |
|--------------|------------|------------------|------------|----------|----------|----------|------------------|
| CycleSeconds | CycleStart | CycleDone        | CycleLost  | CmdReset |          |          |                  |
| 15           | 14         | 13               | 12         | 11       | 10       | 9        | 8                |
| PhyInt       | BusReset   | BusResetFin      | PhyRegRcvd | AckErr   | TCodeErr | HdrErr   | SentRej          |
| 23           | 22         | 21               | 20         | 19       | 18       | 17       | 16               |
| ATxEnd       | IRFRxEnd   | ITF/IRF<br>RxEnd | ARxEnd     | ITxEnd   | ITFNoTx  | IRFFlush | ITF/IRF<br>Flush |
| 31           | 30         | 29               | 28         | 27       | 26       | 25       | 24               |
|              |            |                  |            |          |          |          | ARFFlush         |

## Bit 3 CmdReset: Command Reset bit (RW- Initial value: 0b)

This bit is set at "1" when a packet is received, addressed to the reset area in the CSR space.

#### Bit 4 CycleLost: Cycle Lost bit (RW- Initial value: 0b)

If the MD8412B node is not of the Cycle Master, this bit is set at "1" when a CycleStart packet is received and the internal cycle timer is updated, but the next CycleStart packet cannot be received in 250ãiec by that cycle timer.

Bit 5 CycleDone: Cycle Done bit (RW- Initial value: 0b)

Set at "1" when a certain isochronous cycle is over.

Bit 6 CycleStart: Cycle Start bit (RW- Initial value: 0b)

Set at "1" when a new isochronous cycle is started.

Bit 7 CycleSeconds: Cycle Seconds bit (RW- Initial value: 0b)

Set at "1" when a cycle timer possessed by MD8412B has counted 1 second.

## Bit 8 SentRej: Sent Reject bit (RW- Initial value: 0b)

Set at "1" when an asynchronous packet is received, but this packet cannot be completely received because of lack of a vacant space enough to accommodate the packet capacity in the receiving buffer, and a busy Acknowledge packet is returned from MD8412B to the source node.

Bit 9 HdrErr: Header Error bit (RW- Initial value: 0b)

Set at "1" during reception of a packet, if the received packet contains an error header. In such a case, in isochronous reception, data transfer to that receiving buffer is not performed and this packet is canceled.

Bit 10 TCodeErr: TCode Error bit (RW- Initial value: 0b)

Set at "1" during transmission of a packet, if a code not supported by MD8412B is set in the TCode area of the packet header.

Bit 11 AckErr: Ack Error bit (RW- Initial value: 0b)

Set at "1" for a transmitted asynchronous packet, if an Acknowledge packet returned from the destination node cannot be normally received.

Bit 12 PhyRegRcvd: PHY Register Received bit (RW- Initial value: 0b)

Set at "1" when data from PHY are stored in RegData after the issuing of a Read request toward the PHY register.

Bit 13 BusResetFin: Bus Reset Finish Bit (RW- Initial value: 0b)

This bit is set at "1" when bus reset is finished and SubactionGap is detected.

Bit 14 BusReset: Bus Reset bit (RW- Initial value: 0b)

Set at "1" when PHY is turned in bus reset mode.

**Bit 15 PhyInt**: Phy Interrupt bit (RW- Initial value: 0b)

Set at "1" when an interrupt factor is sent from PHY connected to MD8412B.

Bit 16ITF/IRFFlush: ITF/IRF Flush bit (RW- Initial value: 0b)

Set at "1" when MD8412B makes isochronous reception, but a packet routed to the IFT/IRF buffer cannot be normally received for the following reasons, thus causing the received data canceled:

Bit 17 IRFFlush: IRF Flush bit (RW- Initial value: 0b)

Set at "1" when MD8412B makes isochronous reception, but a packet routed to the IRF buffer cannot be normally received for the following reasons, thus causing the received data canceled:

Bit 18 ITNoTx: Isochronous No Transmit bit (RW- Initial value: 0b)

Set at "1" during isochronous transmission by MD8412B in auto-mode, if this transmission cannot be accomplished after reception of the Cycle Start packet.

Bit 19 ITxEnd: Isochronous Transmit End bit (RW- Initial value: 0b)

Set at "1" when isochronous transmission is attempted by MD8412B in normal mode, and a group of packets has been completely transferred for different channels required to be transferred by ITGo.

Bit 20 ARxEnd: Asynchronous Receive End bit (RW- Initial value: 0b)

Set at "1" when asynchronous reception is performed by MD8412B and data are stored in the ARF buffer.

Bit 21 ITF/IRFRxEnd: Isochronous Receive End (ITF/IRF) bit (RW- Initial value: 0b)

Set at "1" when isochronous reception is performed by MD8412B and data are stored in the IFT/IRF buffer.

Bit 22 IRFRxEnd: Isochronous Receive End (IRF) bit (RW- Initial value: 0b)

Set at "1" when isochronous reception is performed by MD8412B and data are stored in the IRF buffer.

Bit 23 ATxEnd: Asynchronous Transmit End bit (RW- Initial value: 0b)

Set at "1" when asynchronous transmission is performed by MD8412B and an Ack code returned from the destination is received upon completion of transmission operation. This bit is also set at "1" when retry operation is performed and its retry phase is completed, or when AckErr is set in the middle of operation.

Bit 24 ARFFlush: ARF Flush bit (RW- Initial value: 0b)

When the MD8412B performs asynchronous reception and the packet routed to the ARF buffer cannot be received normally for the reasons specified below, this bit is set at "1" if the received data are flushed as a result.

- The asynchronous reception buffer has no vacant area to accommodate the required amount of data for the received packet.
- The packet header and the payload domain involve a CRC error.
- The data length set value in the packet header does not coincide with the amount of data in the payload domain.

### 3-2-20 Interrupt Mask Register

Index 58h

Initial value 0000 0000h

When each Interrupt factor in the Interrupt register need not be reflected on the INT# signal, it is masked by this register. Arrangements of this register are the same as those for the Interrupt register. Each bit is masked by setting at "1".

## 3-2-21 TGo Register

Index 5Ch

Initial value 0000 0000h

For transmission of an asynchronous packet and transmission of an isochronous packet in normal IsoMode, "1" is set at the TGo register in this register to inform the MD8412B of packet transmission. The host transmits the sending packet to the internal buffer of MD8412B, and then sets up this TGo register. With "1" of this TGo register, the MD8412B begins to send a packet, assuming that one packet consists of data written in the buffer by then. In isochronous transmission, however, actual transmission of data begins with CycleStart shortly after the issuing of ITGo. According to the Go command issued, the ATBusy bit is turned "1" or asynchronous transmission and the ITBusy bit is turned "1" for isochronous transmission. By this operation, the host can identify that the MD8412B has started transmission operation. The timing to permit the next TGo issuing is after the ATBusy bit is turned "0" for asynchronous transmission and the ITBusy bit is turned "0" for isochronous transmission. Even when TGo is issued while ATBusy or ITBusy is "1" the MD8412B disregards it. Even when "0" is written in this register, such an attempt is invalid.

| 7  | 6  | 5  | 4  | 3  | 2       | 1    | 0    |
|----|----|----|----|----|---------|------|------|
|    |    |    |    |    | ITStart | ITGo | ATGo |
| 15 | 14 | 13 | 12 | 11 | 10      | 9    | 8    |
|    |    |    |    |    |         |      |      |
| 23 | 22 | 21 | 20 | 19 | 18      | 17   | 16   |
|    |    |    |    |    |         |      |      |
| 31 | 30 | 29 | 28 | 27 | 26      | 25   | 24   |
|    |    |    |    |    |         |      |      |

Bit 0 ATGo: AT Go bit (RW- Initial value: 0b)

By writing "1" in this register, the MD8412B is informed of the start of asynchronous packet transmission.

Bit 1 ITGo: IT Go bit (RW- Initial value: 0b)

By writing "1" in this register, the MD8412B is informed of the start of isochronous packet transmission. This bit is valid only if IsoMode is normal.

Bit 2 ITStart: IT Start bit (RW- Initial value: 0b)

By writing "1" in this register, the MD8412B is informed of the start of isochronous packet transmission in auto-mode. By writing "0" therein, the MD8412B can know the stoppage of operation. This bit is valid only if IsoMode is Auto. The relationship with the ITSTART signal terminal is logical OR.

#### 3-2-22 Bus Time Register

Index 60h

Initial value 0000 0000h

This is the timer register used to count the bus time in the 32-bit width. The bus time is counted up each time the CycleCount timer of the CycleTime register is carried up.

It can be used as the BUS\_TIME register for the serial-dependent registers of IEEE1212.

| 7                 | 6                    | 5  | 4      | 3            | 2  | 1 | 0 |  |  |  |  |  |  |  |
|-------------------|----------------------|----|--------|--------------|----|---|---|--|--|--|--|--|--|--|
| Second<br>CountHi |                      |    | 5      | SecondCountL | 0  |   |   |  |  |  |  |  |  |  |
| 15                | 14                   | 13 | 12     | 11           | 10 | 9 | 8 |  |  |  |  |  |  |  |
|                   | SecondCountHi        |    |        |              |    |   |   |  |  |  |  |  |  |  |
| 23                | 22 21 20 19 18 17 16 |    |        |              |    |   |   |  |  |  |  |  |  |  |
|                   |                      |    | Second | CountHi      |    |   |   |  |  |  |  |  |  |  |
| 31                | 30                   | 25 | 24     |              |    |   |   |  |  |  |  |  |  |  |
|                   | SecondCountHi        |    |        |              |    |   |   |  |  |  |  |  |  |  |

## Bit 6~0 SecondCountLo: Bus Time L Bit (R- Initial value: 0000000h)

This is lower 7 bit of Bus Time Register. It coincides with the value of CycleTimeSecond.

## Bit 31~7 SecondCountHi: But Time H Bit (RW - Initial value: 0h)

This is upper 25 bit of Bus Time Register.

Index 64h

Initial value 0000 0000h This address is reserved.

| 7  | 6   | 5  | 4  | 3    | 2  | 1  | 0  |
|----|-----|----|----|------|----|----|----|
|    |     |    |    |      |    |    |    |
| 15 | 4.4 | 10 | 10 | - 11 | 10 |    |    |
| 15 | 14  | 13 | 12 | 11   | 10 | 9  | 8  |
|    |     |    |    |      |    |    |    |
| 23 | 22  | 21 | 20 | 19   | 18 | 17 | 16 |
|    |     |    |    |      |    |    |    |
| 31 | 30  | 29 | 28 | 27   | 26 | 25 | 24 |
|    |     |    |    |      |    |    |    |

## 3-2-23 AtRetries Register

Index 68h

Initial value 00C8 0000h

When an asynchronous packet is transmitted from the node of the MD8412B and a busy acknowledge signal is returned from the destination node, the MD8412B automatically functions to make a retry action. The number of retries and the time are set in this register. Once in the retry phase, the busy flag of the ATGo register is never negated until an acknowledge signal other than busy is returned from the destination node or the preset number of retries and time are exceeded. Therefore, the next packet transmission is impossible in this state. It is, however, possible to perform the forced ending of the retry phase if the RetryStop bit is used.

This register is used to set up the duration of a retry upon the reception of a busy acknowledge signal sent from the destination node. The retry phase used to see this register value is the dual phase. If the retry phase cannot be finished within the preset time period, the retry time-out status flag is presented in the ATAck register to complete the retry phase that is to be executed by the MD8412B. Since then, the packet data in the ATF buffer are flushed. The maximum value that can be set is within 8 seconds. If "0" is set in this field, the MD8412B automatically sets itself not to perform a dual phase retry. In such a case, the packet data to the busy acknowledge signal are flushed. Also, when an error acknowledge signal is returned in the middle of a retry phase, this retry is suspended at that time point and the buffer is flushed to complete the retry by presenting a flag (AckErr).

| 7                       | 6                                                                                                                                  | 5   | 4               | 3          | 2  | 1 | 0 |  |  |  |  |  |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|------------|----|---|---|--|--|--|--|--|--|--|--|
|                         |                                                                                                                                    |     | RetryCy         | rcleLimit  |    |   |   |  |  |  |  |  |  |  |  |
| 15                      | 14                                                                                                                                 | 13  | 12              | 11         | 10 | 9 | 8 |  |  |  |  |  |  |  |  |
| R                       | RetrySecondLimit         RetryCycleLimit           23         22         21         20         19         18         17         16 |     |                 |            |    |   |   |  |  |  |  |  |  |  |  |
| 23                      | 23 22 21 20 19 18 17 16                                                                                                            |     |                 |            |    |   |   |  |  |  |  |  |  |  |  |
|                         |                                                                                                                                    |     | MaxRetry        | CycleLimit |    |   |   |  |  |  |  |  |  |  |  |
| 31 30 29 28 27 26 25 24 |                                                                                                                                    |     |                 |            |    |   |   |  |  |  |  |  |  |  |  |
| Ma                      | axRetryCycleLi                                                                                                                     | mit | RetryCycleLimit |            |    |   |   |  |  |  |  |  |  |  |  |

# **Bit 12~0** RetryCycleLimit: Retry Cycle Limit Bit (R- Initial value: 0000h) In the dual retry phase, the MD8412B indicates the present retry lapse time in the Cycle unit.

- Bit 15~13 RetrySecond/Limit: Retry Second Limit Bit (R-Initial Value: 0h)

  In the dual retry phase, the MD8412B indicates the present retry lapse time in the Second unit.
- Bit 16~28 MaxRetryCycleLimit: Maximum Retry Cycle Limit Bit (RW- Initial Value: 00C8h)

  This area is used for the specified values in the Cycle unit. It is effective within the range of 0 to 7999.
- Bit 29~31 MaxRetrySecondLimit: Maximum Retry Second Limit Bit (RW- Initial Value: 0000h)
  This area is used for the specified valued in the Second unit.

## 3-3 Registers



Table 3-3-1 Registers 1

| Register                       | Adrs | 31 30            | 29 28 | 3 27 | 26 2 | 25 2    | 4 2        | 3 2     | 2 2        | 1 20   | 19     | 9 18   | 17       | 16           | 15     | 14            | 13          | 12         | 11       | 10       | 9      | 8       | 7              | 6          | 5                   | 4                   | 3        | 2        | 1       | 0        |
|--------------------------------|------|------------------|-------|------|------|---------|------------|---------|------------|--------|--------|--------|----------|--------------|--------|---------------|-------------|------------|----------|----------|--------|---------|----------------|------------|---------------------|---------------------|----------|----------|---------|----------|
| Isochronous<br>Configuration 3 | 38h  | Tag              |       | Cha  | nnel |         |            |         |            |        |        |        | Sp       | eed          |        | Sy            | nc          |            | St       | arts     | Syr    | nc      | S              | top        | Syr                 | nc                  |          |          | IsoRxEn | SyncEn   |
| Isochronous<br>Configuration 4 | 3Ch  | Tag              |       | Chai | nnel |         |            |         |            |        |        |        | Sp       | eed          |        | Sy            | nc          |            | St       | arts     | Syr    | nc      | S              | top        | Syr                 | nc                  |          |          | IsoRxEn | SyncEn   |
| ATF Data                       | 40h  |                  |       | İ    |      |         |            |         |            |        | 1      |        | Α        | TF           | Dat    | ta            |             |            | i.       |          |        |         | ı              |            |                     |                     | Ī.       |          |         |          |
| ARF Data                       | 44h  |                  |       | _1   |      |         |            |         |            |        | 1      |        | Α        | RF           | Da     | ta            |             |            | <u> </u> |          |        |         | ı              |            |                     | J                   | 1        |          |         |          |
| ITF/IRF Data                   | 48h  | ITF/IRF Data     |       |      |      |         |            |         |            |        |        |        |          |              |        | J             | 1           |            |          |          |        |         |                |            |                     |                     |          |          |         |          |
| IRF Data                       | 4Ch  | IRF Data         |       |      |      |         |            |         |            |        |        |        |          |              |        |               |             |            |          |          |        |         |                |            |                     |                     |          |          |         |          |
| Buffer Status<br>and Control   | 50h  |                  |       |      |      |         | Ĩ          |         | IF         | RFC    | our    | nt     |          |              |        | SolociOrog    | hairman     | DreqEn     |          |          |        |         |                | IRFEmpty   | <b>ITF/IRFEmpty</b> | <b>ITF/IRFEmpty</b> |          | ARFEmpty | ATFFull | ATFEmpty |
| Interrupt                      | 54h  |                  |       |      |      | 40.1000 | IISDI JALA | RFR×Fnd |            |        | ITxEnd | ITNoTx | IRFFlush | ITF/IRFFlush | PhyInt | BusReset      | BusResetFin | PhyRegRcvd | AckErr   | TCodeErr | HdrErr | SentRej | CycleSeconds   | CycleStart | CycleDone           | CycleLost           | CmdReset |          |         |          |
| Interrupt Mask                 | 58h  |                  |       |      |      | ADECLES | ATVEN      | RERVEN  | ITEMBERYEN | ARXEND | ITxEnd | ITNoTx | IRFFlush | ITF/IRFFlush | PhyInt | BusReset      | BusResetFin | PhyRegRcvd | AckErr   | TCodeErr | HdrErr | SentRej | CydeSeconds    | CycleStart | CycleDone           | CycleLost           | CmdReset |          |         |          |
| TGo                            | 5Ch  |                  |       |      |      |         |            |         |            |        |        |        |          |              |        |               |             |            |          |          |        |         |                |            |                     |                     |          | ITStart  | ITGo    | ATGo     |
| Bus Time                       | 60h  | SecondCountHi    |       |      |      |         |            |         |            |        |        |        |          |              | ı      |               |             |            | L        |          | Sed    | con     | dCo            | oun        | tLo                 |                     |          |          |         |          |
| Reserved                       | 64h  |                  |       |      |      |         |            |         |            |        |        |        |          |              |        |               |             |            |          |          |        |         |                |            |                     |                     |          |          |         |          |
| AT Retries                     | 68h  | MaxRe<br>SecondL |       | -    | -    | Мах     | Re         | tey     | Сус        | cleLi  | mit    | t      |          |              |        | Retry<br>ondL |             |            | <u> </u> |          |        | Ret     | eteyCycleLimit |            |                     |                     |          |          |         |          |

Table 3-3-2 Registers 2

#### 4 Data Format

#### 4-1 Asynchronous

#### 4-1-1 Quadlet Transmit



Table 4-1-1 Quadlet Transmit format (Asynchronous)

#### BusID : Bus ID Field

This field is used to select the BusID that has been set in the source area of the header area in the IEEE1394 packet format, in order to determine whether register setting of the MD8412B should be made valid or 3FF fixed.

0 = BusID is selected to make the set value valid in the MD8412B register.

1 = BusID is made 3FF fixed.

When this bit is set at 1, the BusID register setting becomes invalid in the MD8412B.

## spd : speed field

This field is used to designate the transfer speed. Refer to Table 4-6-6 regarding setting values.

## tLabel : Transaction label field

This field is used to define a unique tag for each transferred transaction. The tLabel sent for requesting is used as a transaction label for correct response. The values used are valid in the range of 0h~Fh.

### rt : retry field

This field is used to define whether this packet is in the middle of making a retry. The retry protocol is followed by the destination node. Refer to Table 4-6-1 regarding setting values.

#### tCode : Transaction code field

This field is used to set up a transaction code. The transaction code is used to define the packet type. Refer to Table 4-6-2 regarding setting values.

#### **priority**: priority field

This field is valid in the back plane environment. Therefore, the MD8412B is required to set up 0000b, without fail.

## destinationID : destination IDfield

This field is used to set up destination bus and node ID. The upper 10 bits out of the length of 16 bits are used to set up the destination bus ID and the lower 6 bits are used to set up the destination physical ID. Some figures in the setting value may have special meanings. Refer to Table 4-6-3 regarding details.

## destinationOffset: destination Offset Address field

This field is used to define the lower 48-bit address of the destination node for the requested packet. The setting value need be defined in the quadlet unit in the case of a read request for quadlet data and a write request for quadlet data.)

#### quadletData : quadlet data field

This field is used to set up actual transfer data (1 Quadlet).

#### 4-1-2 Block Transmit



Table 4-1-2 Block Transmit format (Asynchronous)

#### BusID : Bus ID Field

This field is used to select the BusID that has been set in the source area of the header area in the IEEE1394 packet format, in order to determine whether register setting of the MD8412B should be made valid or 3FF fixed.

0 = BusID is selected to make the set value valid in the MD8412B register.

1 = BusID is made 3FF fixed.

When this bit is set at 1, the BusID register setting becomes invalid in the MD8412B.

## spd : speed field

This field is used to designate the transfer speed. Refer to Table 4-6-6 regarding setting values.

#### tLabel : Transaction label field

This field is used to define a unique tag for each transferred transaction. The tLabel sent for requesting is used as a transaction label for correct response. The values used are valid in the range of 0h~FFf.

## rt : retry field

This field is used to define whether this packet is in the middle of making a retry. The retry protocol is followed by the destination node. Refer to Table 4-6-1 regarding setting values.

#### tCode : Transaction code field

This field is used to set up a transaction code. The transaction code is used to define the packet type. Refer to Table 4-6-2 regarding setting values.

#### priorty : priority field

This field is valid in the back plane environment. Therefore, the MD8412B is required to set up 0000b, without fail.

#### destinationID : destination ID field

This field is used to set up destination bus and node ID. The upper 10 bits out of the length of 16 bits are used to set up the destination bus ID and the lower 6 bits are used to set up the destination physical ID. Some figures in the setting value may have special meanings. Refer to Table 4-6-3 regarding details.

#### destinationOffset: destination Offset Address Field

This field is used to define the lower 48-bit address of the destination node for the requested packet. The setting value need be defined in the quadlet unit in the case of a read request for quadlet data and a write request for quadlet data.

#### dataLength : data length field

This field is used to set up data length for the blockData field. The maximum value of the setting value depends on that of the speed field. Refer to Table 4-6-4 regarding details.

#### extended\_tCode: extended transaction code field

This field is used to define the extension tCode. This extended\_tCode becomes valid only if tCode is "lock request" or "lock response" For other tCodes, 0000h must be set in this register. Refer to Table 4-6-5 regarding details.

#### blockDat : block data field

This field is used to set up actual transfer data. If the DataLength field is not defined with a multiple of 4, this field is required to be completed so that the quadlet unit is finished with 00h.

### 4-1-3 Quadlet Receive



Table 4-1-3 Quadlet Receive format (Asynchronous)

#### destinationID : destination ID field

The destination bus of this packet and the node ID are saved in this field. The upper 10 bits out of the length of 16 bits are used to set up the destination bus ID and the lower 6 bits are used to set up the destination physical ID. Some figures in the setting value may have special meanings. Refer to Table 4-6-3 regarding details.

tLabel : Transaction label field

This field is used to define a unique tag for each transferred transaction.

rt : retry field

This field is used to define whether this packet having been sent is in the middle of making a retry. Refer to Table 4-6-1 regarding setting values.

tCode : Transaction code field

A transaction code is saved in this field. The transaction code is used to define the packet type. Refer to Table 4-6-2 regarding setting values.

**priority**: priority field

This field is valid in the back plane environment. Therefore, the MD8412B is required to save 0000b, without fail.

sourceID : source ID field

This field is used to save the source bus and node ID. The upper 10 bits out of the length of 16 bits are used to set up the destination bus ID and the lower 6 bits are used to set up the destination physical ID. Some figures in the setting value may have special meanings. Refer to Table 4-6-3 regarding details.

destinationOffset: destination Offset Address field

This field is used to save the lower 48-bit address of the destination node for the requested packet.

quadletData : quadlet data field

This field is used to save transferred data.

spd : speed field

This field is used to designate the received speed. Refer to Table 4-6-6 regarding setting values.

ackSent : ackSent field

This field saves the Ack code returned as an acknowledge signal after this packet has been received. Refer to Table 4-6-7 regarding details.

#### 4-1-4 Block Receive



Table 4-1-4 Block Receive format (Asynchronous)

#### destinationID : destination ID field

The destination bus of this packet and the node ID are saved in this field. The upper 10 bits out of the length of 16 bits are used to set up the destination bus ID and the lower 6 bits are used to set up the destination physical ID. Some figures in the setting value may have special meanings. Refer to Table 4-6-3 regarding details.

### tLabel : Transaction label field

This field is used to define a unique tag for each transferred transaction.

#### rt : retry field

This field is used to define whether this packet having been sent is in the middle of making a retry. Refer to Table 4-6-1 regarding setting values.

#### tCode : Transaction code field

A transaction code is saved in this field. The transaction code is used to define the packet type. Refer to Table 4-6-2 regarding setting values.

#### **priorty**: priority field

This field is valid in the back plane environment. Therefore, 0000b is always saved.

#### sourceID : source ID field

This field is used to save the source bus and node ID. The upper 10 bits out of the length of 16 bits are used to set up the destination bus ID and the lower 6 bits are used to set up the destination physical ID. Some figures in the setting value may have special meanings. Refer to Table 4-6-3 regarding details.

#### destinationOffset: destination Offset Address field

This field is used to save the lower 48-bit address of the destination node for the requested packet.

dataLength : data length field

This field is used to set up data length for the blockData field.

extended\_tCode: extended transaction code field

This extended\_tCode becomes valid only if tCode is "lock request" or "lock response" For other tCodes, 0000h is saved in this register.

blockData : block data field

The transferred data are saved in this field.

spd : speed field

This field is used to designate the received speed. Refer to Table 4-6-6 regarding setting values.

ackSent : ackSent field

This field saves the Ack code returned as an acknowledge signal after this packet has been received. Refer to Table 4-6-7 regarding details.

## 4-2 Asynchronous Stream

#### 4-2-1 Transmit



Table 4-2-1 Asynchronous Stream Transmit format

tCode : Transaction code Field

A transaction code is stored in this field. The transaction code is used to define the type of a packet. In this case, the value is required to be 0xA.

dataLength : data length field

This field is used to set up data length for the blockData field.

tag : tag field

This field is used to set up Tag for asynchronous transmit.

channel : channel field

This field is used to set up Channel number for asynchronous transmit.

spd : speed field

This field is used to designate the transfer speed.

sy : sync field

This field is used to set up Sync data for asynchronous transmit.

## Asynchronous Stream Data: Asynchronous Stream data field

This field is used to set up actual transfer data. If the DataLength field is not defined with a multiple of 4, this field is required to be completed so that the quadlet unit is finished with 00h.

#### 4-2-2 Receive



Table 4-2-2 Asynchronous Stream Receive format

dataLength : data length field

This field is used to designate the received data length for the blockData field.

tag : tag field

This field is used to designate the received Tag data.

channel : channel field

This field is used to designate the received Channel number.

sy : sync field

This field is used to designate the received Sync data.

tCode : Transaction code field

A transaction code is saved in this field. The transaction code values is "Ah".

## Asynchronous Stream data: Asynchronous Stream data field

The transferred data are saved in this field.

spd : speed Field

A receiving speed is stored in this field. As for the value, refer to Table 4-6-6.

errCode : error code Field

An acknowledge signal at the time of reception is stored in this field. Unlike the case of asynchronous data transfer, however, no value of this field is returned. For more details, refer to Table 4-6-7.

## 4-3 Isochronous

#### 4-3-1 Normal Mode

#### 4-3-1-1 Transmit



Table 4-3-1 Block Transmit format (Isochronous: normal)

dataLength : data length Field

The data length of blockData field is stored in this field.

tag : tag Field

The tag of isochronous transfer is stored in this field.

channel : channel Field

The isochronous transfer channel number is stored in this field.

spd : speed Field

A transmitting speed is defined in this field. As for the setting value, refer to Table 4-6-6.

sy : sync Field

The sync of isochronous transfer is stored in this field.

## isochronous data: isochronous data Field

This field is used to set up actual transfer data. If the dataLength field is not defined with a multiple of 4, this field is required to be completed so that the quadlet unit is finished with 00h.

#### 4-3-1-2 Receive



Table 4-3-2 Block Receive format (Isochronous: normal)

dataLength :data length Field

The data length of the transferred blockData field is stored in this field.

tag : tag Field

The tag of isochronous transfer is stored in this field.

channel : channel Field

The isochronous transfer channel number is stored in this field.

sy : sync Field

The sync of isochronous transfer is stored in this field.

tCode : tCode Field

The tCode of isochronous transfer is stored in this field. The value "Ah" is stored.

isochronous data: isochronous data Field

The actual transfer data is stored in this field.

spd : speed Field

The speed of reception is stored in this field. For values, refer to Table 4-6-6.

errCode : error code Field

An acknowledge signal at the time of reception is stored in this field. Unlike the case of asynchronous data transfer, however, no value of this field is returned. For more details, refer to Table 4-6-7.

## 4-3-2 Auto-Mode

#### 4-3-2-1 Transmit



Table 4-3-3 Block Transmit format (Isochronous: auto)

## Isochronous Data: Isochronous data field

This field is used to set up actual transfer data. If the dataLength field is not defined with a multiple of 4, this field need be filled with 00h to complete it in the Quadlet unit.

#### 4-3-2-2 Receive



Table 4-3-4 Block Receive format (Isochronous: auto)

#### isochronous Data: Isochronous data field

The transferred data are saved in this field.

## 4-4 Snoop



Table 4-4-1 Snoop Receive format

snoopedData: snooped data field

Third field is used to save the snooped data.

spd : speed field

This field is used to save the received speed. Refer to Table 4-6-6 regarding setting values.

snpStat : snooped Status field

This field saves the Ack code to be returned as a status (acknowledge) signal after this packet has been received. Actually, however, the Ack code is not returned. Refer to Table 4-6-7 regarding details.

ackSnp : snooped ack-code field

This field saves the received Ack code. In other words, a node that has received this packet corresponds to the returned Ack code.

#### 4-5 SelfID Packet

After the identification quadlet data shown in Table 4-4-1 have been saved, an actual SelfID packet is saved. This operation is completed with the last quadlet ID data as shown in Table 4-4-4.



Table 4-5-1 SelfID Packet Receive format (first quadlet)

| l | 31 | 30 | 29 28 | 27 20 | 25 | 24 | 23 | 22 | 21 | 20 | 19   | 18    | 17   | 16  | 15    | 14  | 13  | 12   | 11 | 10 | 9   | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|-------|-------|----|----|----|----|----|----|------|-------|------|-----|-------|-----|-----|------|----|----|-----|---|---|---|---|---|---|---|---|---|
|   | 1  | 0  |       | phy_l | D  |    | 0  | L  |    | Ç  | gap_ | _cn   | t    |     | sp    | 0   | de  | _    | С  |    | pwr |   | р | 0 | р | 1 | р | 2 | i | m |
|   |    |    |       |       |    |    |    |    |    | I  | logi | cal i | inve | rse | of fi | rst | qua | llet | t  |    |     |   |   |   |   |   |   |   |   |   |

Table 4-5-2 SelfID Packet Receive format (SelfID Packet #0)



Table 4-5-3 SelfID Packet Receive format (SelfID Packet #1, #2, & #3)

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2    | 1   | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|------|-----|---|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 |   | acks | Sen | t |

Table 4-5-4 SelfID Packet Receive format (last quadlet)

|        | n | ра  | pb  | рс  | pd  | ре  | pf  | pg  | ph  |
|--------|---|-----|-----|-----|-----|-----|-----|-----|-----|
| pkt #1 | 0 | рЗ  | p4  | p5  | p6  | р7  | p8  | р9  | p10 |
| pkt #2 | 1 | p11 | p12 | p13 | p14 | p15 | p16 | p17 | p18 |
| pkt #3 | 2 | p19 | p20 | p21 | p22 | p23 | p24 | p25 | p26 |

Table 4-5-5 SelfID Packet Receive format (pn)

phy\_ID : physical\_ID field

A node ID of the PHY chip used to send this packet.

L : link\_active field

0 = LINK is not active.

1 = Active link and transaction layer are present in this node.

gap\_cnt : gap\_count field

A present value of the PHY\_CONFIGURATION.gap\_count field for this node is saved.

#### sp : PHY\_SPEED field

00 = 98.304Mbps

01 = 98.304 and 196.608Mbps

10 = 98.304 and 196.608 and 393.216Mbps

11 = Reserved

Available speeds are saved.

#### del : PHY\_DELAY field

00 = 144ns or less (~14/BASE\_RATE)

 $01\sim11=$  Reserved.

The delay time of the repeater in the worst case is saved.

## C : CONTENDER field

When this field is set and the link\_active field is also set, this node indicates that it can be a bus or isochronous resource manager.

#### pwr : POWER\_CLASS field

000 = The node does not require power supply.

001 = The node does has its own power supply that can feed a minimum of 15W.

010 = The node does has its own power supply that can feed a minimum of 30W.

011 = The node does has its own power supply that can feed a minimum of 45W.

100 = The node consumes a maximum of 1W of power from the cable. In addition, it consumes a maximum of 2W to enable the LINK and upper layers.

101 = The node consumes a maximum of 1W of power from the cable. In addition, it consumes a maximum of 2W to enable the LINK and upper layers.

110 = The node consumes a maximum of 1W of power from the cable. In addition, it consumes a maximum of 5W to enable the LINK and upper layers.

111 = The node consumes a maximum of 1W of power from the cable. In addition, it consumes a maximum of 9W to enable the LINK and upper layers.

## **p0... p26** : NORT,child[NPORT],connected[NPORT]field

11 = Connected to the parent node.

10 = Connected to the parent node.

01 = Not connected to another PHY.

00 = This PHY is not offered.

The port status is shown.

#### i : initiated\_reset field

If it is set, this node has issued present bus reset.

#### m : more\_packets field

If it is set, this node indicates that another SelfID packet of this node is closely following.

## n : Extended field

An extension SelfID packet sequence number (value from 0~2).

### r, rsv : reserved field

Reserved.

#### 4-6 PHY Control Packet



Table 4-6-1 PHY control packet format (first quadlet)

#### 4-6-1 PHY Control Packet Transmit

To send a PHY control packet, the first quadlet of data shown in Table 4-5-4 is saved in the ATF buffer, and the PHY Control Packet specified by 1394 is then saved. In this case, it is necessary to save the PHY Control Packet data together with the reversal data.

In actual transmission, the first quadlet is not sent and the PHY Control packet only is sent. Refer to the Draft regarding details.

#### 4-6-2 PHY Control Packet Receive

When PHY control packet is received, the data which shows it to original Quadlet in the table 4-6-1 is stored in the ARF buffer. The PHY Control Packet established with 1394 after that is stored. At this time, the invert data of PHY Control Packet isn't stored in the ARF buffer.

And, when the PHY received PingPacket has more than 4Port, that SelfID Packet isn't stored in the ARF buffer.

And, that PHY Control Packet isn't stored in the ARF buffer when the invert data of the PHY Control Packet is different. Refer to the Draft regarding details.

## 4-7 Code

The codes used for packet formatting specified by 1394 are shown. Refer to the 1394 Draft for details of each code.

| Code | Name    |
|------|---------|
| 00b  | retry_1 |
| 01b  | retry_X |
| 10b  | retry_A |
| 11b  | retry_B |

Table 4-7-1 List of Retry code

| Code | Name                            | Code | Name                               |
|------|---------------------------------|------|------------------------------------|
| 0h   | write request for data quadlet  | 8h   | cycle start                        |
| 1h   | 1h write request for data block |      | lock request                       |
| 2h   | write response                  | Ah   | isochronous data block             |
| 3h   | reserved                        | Bh   | lock response                      |
| 4h   | read request for data quadlet   | Ch   | isochronous data block (copyright) |
| 5h   | read request for data block     | Dh   | reserved                           |
| 6h   | read response for data quadlet  | Eh   | reserved                           |
| 7h   | read response for data block    | Fh   | reserved                           |

Table 4-7-2 List of Transaction code (tCode)

| destination bus_ID | destination node_ID | Contents                                                 |
|--------------------|---------------------|----------------------------------------------------------|
| 0 ~ 3FEh           | 0 ~ 3Eh             | Transferred to the node defined by bus_ID and node_ID.   |
| 3FFh               | 0 ~ 3Eh             | Transferred to the node defined by node_ID in local bus. |
| 0 ~ 3FEh           | 3Fh                 | Broadcast transfer to the bus defined by bus_ID.         |
| 3FFh               | 3Fh                 | Broadcast transfer in local bus.                         |

Table 4-7-3 List of Bus Number / Node Number

| Data rate | Maximum payload size (byte) |
|-----------|-----------------------------|
| 100Mbps   | 512                         |
| 200Mbps   | 1024                        |
| 400Mbps   | 2048                        |

Table 4-7-4 List of Data Length (Data Length)

| Code          | Name             |
|---------------|------------------|
| 0000h         | reserved         |
| 0001h         | mask_swap        |
| 0002h         | compare_swap     |
| 0003h         | fetch_add        |
| 0004h         | little_add       |
| 0005h         | bounded_add      |
| 0006h         | wrap_add         |
| 0007h         | vender_dependent |
| 0008h ~ FFFFh | reserved         |

Table 4-7-5 List of Extension Transaction Code (Extend tCode)

| Code | Speed    |
|------|----------|
| 00b  | 100Mbps  |
| 01b  | 200Mbps  |
| 10b  | 400Mbps  |
| 11b  | reserved |

Table 4-7-6 List of Speed Codes (spd)

| Code | Name           |
|------|----------------|
| 0h   | reserved       |
| 1h   | ack_complete   |
| 2h   | ack_pending    |
| 3h   | reserved       |
| 4h   | ack_busy_X     |
| 5h   | ack_busy_A     |
| 6h   | ack_busy_B     |
| 7h   | reserved       |
| 8h   | reserved       |
| 9h   | reserved       |
| Ah   | reserved       |
| Bh   | reserved       |
| Ch   | reserved       |
| Dh   | ack_data_error |
| Eh   | ack_type_error |
| Fh   | reserved       |

Table 4-7-7 List of Acknowledge Codes (Ack)

## 5 Functional Description

#### 5-1 Host interface

Control of MD8412B and transmission/reception data transfer are all conducted through host interface. Timing for host interface signals is controlled by the respective signals of CS#, RD#, WR#, HA(6:0), and HD(31:0) for asynchronous transfer as SRAM interface.

The internal register and the P1394 packet format are basically in the bus width of 32 bits. The MD8412B can, however, control the bus width so that it can be connected to an MPU that has an 8-bit, 16-bit, or 32-bit data bus.

## 5-1-1 Register access timing

As shown in Figure 5-1-1, access to a register is effected through the SRAM-like asynchronous bus.



Figure 5-1-1 Host Access Timing

#### 5-1-2 Host bus width

As shown in Table 5-1-1, a valid bit accessed from the host is determined by UWE#, UBE#, HA1, and HA0. Therefore, if controlling the MD8412B with an 8-bit MPU, the bit is fixed at UWE="1" and UBE="1" and the address and data bus are connected to HA(6:0) and HD(7:0). In this manner, direct control is possible.

| UWE# | UBE# | HA1 | HA0 | access  | Valid Host Bus | Buffer Bit Position |
|------|------|-----|-----|---------|----------------|---------------------|
| 0    | 0    | 0   | 0   | quadlet | 31 - 0         | 31 - 0              |
| 1    | 0    | 0   | 0   | word    | 15 - 0         | 31 - 16             |
| 1    | 0    | 1   | 0   | word    | 15 - 0         | 15 - 0              |
| 1    | 1    | 0   | 0   | byte    | 7 - 0          | 31 - 24             |
| 1    | 1    | 0   | 1   | byte    | 7 - 0          | 23 - 16             |
| 1    | 1    | 1   | 0   | byte    | 7 - 0          | 15 - 8              |
| 1    | 1    | 1   | 1   | byte    | 7 - 0          | 7 - 0               |

Table 5-1-1 Valid Host Data Bus Accessed from the Host

For reading/writing in the byte unit with an 8-bit MPU, it is always necessary to do it in the unit of 4 bytes. For a 16-bit MPU, this must be done in the unit of 2 words. The register access normally operates when an ordinary address is specified

and writing/reading is effected there. When performing writing/reading with transmission/reception buffer in the MD8412B, data are stored in turn in the buffer, starting with an upper area as shown in Table 5-1-2. The same thing can be said for DMA transfer. The first one byte is written/read-out from the upper area. If the Little-endian bit is set at with a 16-or 32-bit width, bytes are rearranged for buffer writing/reading, as shown in Table 5-1-2.



Table 5-1-2 Little / Big Endian Mode

#### 5-1-3 DMA transfer

The MD8412B supports the DMA transfer functions to assure the method of data transfer with the transmission/reception buffer. The DMA mode is supported only that the DMA service request signal (DREQ) is of a level sense. Only one objective buffer for DMA transfer can be selected with the SelectDreq bit. Whether the DREQ signal should be made valid or not is controlled by the DreqEn bit. For DreqEn="1", the DREQ signal is valid, Table 5-1-3 shows the assert/negate conditions of the DREQ signal. For DreqEn="0" the DREQ signal always stays in the negate state.

When transferring the transmission data, necessary data size is defined at the external DMAC and then data transfer is effected. Since then, DMA transfer is effected by setting DreqEn at "1" and issuing a DREQ request toward the DMAC.

When transferring the reception data to the host side, the data length is read first and its value is set at the DMAC then execute the DMAC. Since then, DMA transfer is effected by setting DreqEn at "1" and issuing a DREQ request toward the DMAC.

| SelectDreq Bit | Destination Buffer | DREQ Assert Condition           | DREQ Negate Condition                   |
|----------------|--------------------|---------------------------------|-----------------------------------------|
| 00b            | ATF                | When ATF buffer is not full.    | When ATF buffer is full. (ATFFull="1")  |
| 01b            | ARF                | When data remain in ARF buffer. | When ARF buffer is full. (ARFEmpty="1") |
| 10b            | ITF/IRF            | When ITF buffer is not full.    | When ITF buffer is full. (ITFFull="1")  |
| 11b            | IRF                | When data remain in IRF buffer. | When IRF buffer is full. (IRFEmpty="1") |

Table 5-1-3 DREQ Signal Assert / Negate Conditions



Figure 5-1-2 DMA Transfer Timing

Described below is an additional explanation about the NEGATE timing for the DMA service request signal (REQ). As shown in Table 5-1-3, the NEGATE conditions are created when the internal buffer is for Full-1 Quadlet. When full writing is conducted by entering the WR# input, the DREQ signal is negated as shown in Fig. 5-1-2.



Figure 5-1-3 DREQ Negate Timing (WR#)



Figure 5-1-4 DREQ Negate Timing (RD#)

## 5-1-4 Interrupt processing

As a means of announcement to the host regarding the interrupt factor defined by the Interrupt register and the Interrupt Mask register, the MD8412B is provided with an INT# signal. This INT# signal is asserted under the condition that logical OR is established for the Interrupt factor not masked at the Interrupt Mask register with active low. Regarding the negate condition, all bits are cleared to "1" by reading them out from the Interrupt register.

## 5-2 PHY-chip interface

Interface with the PHY-chip is established with the SYSCLK, LREQ,D(7:0), CTL(1:0) signals. For connection with the PHY-chips that have various maximum speeds, the D(7:0) signal is used to select 100Mbps, 200Mbps, and 400Mbps. Connection with a 100Mbps PHY chip is made by D(1:0), that with a 200Mbps PHY-chip is made by D(3:0), and that with a 400Mbps PHY-chip is made by D(7:0) to enable communication.

## 5-2-1 Connecting method

Regarding the method of connection with PHY-chips, the MD8412B is designed to support DC connections only. Therefore, the method of connection is as shown in Figure 5-2-1.

Connection with the MD8412B, a 200Mbps PHY-chip, is possible by making a connection between the lower 4 bits of the D(7:0) terminal and the MD8401. (See Figure 5-2-2)



Figure 5-2-1 Connection between MD8412B and PHY-Chip



Figure 5-2-2 Connection between MD8412B and MD8404

## 5-2-2 PHY-chip control

To control the PHY-chip, the MD8412B employs communication means defined by the following 4 types of operation modes. Each operation mode is defined according to the condition of CTL(1:0) terminal.

| CTL[0:1] | Operation | Contents                                                                          |
|----------|-----------|-----------------------------------------------------------------------------------|
| 00b      | Idle      | Idle condition and nothing is operating (Default mode)                            |
| 01b      | Status    | Status information transferred from PHY-chip                                      |
| 10b      | Receive   | Contents of received packet transferred from PHY-chip                             |
| 11b      | Transmit  | PHY-LINK bus controlled for MD8412B to transfer a transmission packet to PHY-chip |

Table 5-2-1 PHY-Chip Control Mode 1

After control of the PHY-LINK bus has been enabled in the above Transmit mode, the operation mode shown in Table 5-2-2 is valid.

| CTL[0:1] | Operation | Contents                                                                                                                     |  |
|----------|-----------|------------------------------------------------------------------------------------------------------------------------------|--|
| 00b      | Idle      | PHY-LINK bus released upon completion of transfer by MD8412B                                                                 |  |
| 01b      | Hold      | - Bus held for MD8412B transfer until definition of data - MD8412B requesting for another packet sending without arbitration |  |
| 10b      | Transmit  | Data of a transmission packet transferred to PHY-chip                                                                        |  |
| 11b      | Reserved  | Reserved                                                                                                                     |  |

Table 5-2-2 PHY-Chip Control Mode 2

## 5-2-3 Request

As a request to access a register of the PHY-chip or a PHY-LINK bus, MD8412B sends a short serial stream to the LREC terminal. The stream involves information about the type requested, speed of the packet transferred, and the reading/writing command.

Figure 5-2-3 LREQ Stream

#### 5-2-3-1 LREQ

A request for PHY-LINK bus is placed in LREQ by a format with the length of 7 bits as shown in Table 5-2-3.

| Bit(s) | Туре          | Contents                                                  |
|--------|---------------|-----------------------------------------------------------|
| 0      | Start Bit     | Showing the start of transfer. "1"is always transferred.  |
| 1~3    | Request Type  | Indicating a requested type as specified in Table 5-2-6.  |
| 4~5    | Request Speed | Indicating the transfer speed of the requesting PHY-chip. |
| 6      | Stop Bit      | Showing the end of transfer. "0" is always transferred.   |

Table 5-2-3 Request Format

| LREQ[4:5] | Data Rate |
|-----------|-----------|
| 00        | 100Mbps   |
| 01        | 200Mbps   |
| 10        | 400Mbps   |
| 11        | >400Mbps  |

Table 5-2-4 Speed Format

A request for PHY-chip register read-out is placed in LREQ by a format with the length of 9 bits as shown in Table 5-2-5. A request for PHY-chip register writing is placed in LREQ by a format with the length of 17 bits as shown in Table 5-2-6.

| Bit(s)                                                               | Туре         | Contents                                                 |  |  |
|----------------------------------------------------------------------|--------------|----------------------------------------------------------|--|--|
| 0 Start Bit Showing the start of transfer. "1"is always transferred. |              |                                                          |  |  |
| 1~3                                                                  | Request Type | Indicating a requested type as specified in Table 5-2-6. |  |  |
| 4~7 Address Indicating register address of the read-out PHY-chip.    |              | Indicating register address of the read-out PHY-chip.    |  |  |
| 8                                                                    | Stop Bit     | Showing the end of transfer. "0" is always transferred.  |  |  |

Table 5-2-5 Read Register Format

| Bit(s) | Туре                                                            | Contents                                                 |  |  |
|--------|-----------------------------------------------------------------|----------------------------------------------------------|--|--|
| 0      | Start Bit                                                       | Showing the start of transfer. "1"is always transferred. |  |  |
| 1~3    | Request Type                                                    | Indicating a requested type as specified in Table 5-2-6. |  |  |
| 4~7    | Address Indicating register address of the writing-in PHY-chip. |                                                          |  |  |
| 8~15   | Data Indicating register address of the writing-in PHY-chip.    |                                                          |  |  |
| 16     | Stop Bit                                                        | Showing the end of transfer. "0" is always transferred.  |  |  |

Table 5-2-6 Write Register Format

| Bit(s)                                                                                                                    | Туре         | Contents                                                                                                        |  |
|---------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------|--|
| 0                                                                                                                         | Start Bit    | Showing the start of transfer. "1"is always transferred.                                                        |  |
| 1~3                                                                                                                       | Request Type | Indicating a requested type as specified in Table 5-2-6.                                                        |  |
| 4 Accelerate This indicates that the arbitration acceleration is disabled. Accelerate "0" and enabled for Accelerate "1". |              | This indicates that the arbitration acceleration is disabled for Accelerate "0" and enabled for Accelerate "1". |  |
| 5                                                                                                                         | Stop Bit     | Showing the end of transfer. "0" is always transferred.                                                         |  |

Table 5-2-7 Acceleration Control Format

| LREQ[1:3] | Туре     | Contents                                     |  |  |
|-----------|----------|----------------------------------------------|--|--|
| 000       | ImmReq   | Immediate request                            |  |  |
| 001       | IsoReq   | Isochronous request                          |  |  |
| 010       | PriReq   | Priority request                             |  |  |
| 011       | FairReq  | Fair request                                 |  |  |
| 100       | RdReg    | Reading out the contents of the set register |  |  |
| 101       | WrReg    | Writing in the set register                  |  |  |
| 110, 111  | Reserved | Reserved                                     |  |  |

Table 5-2-8 Request Type

# 5-2-4 Transfer

# 5-2-4-1 Status Request



Figure 5-2-4 Status Request

| Bit(Sn) | Туре                  | Contents                                     |  |
|---------|-----------------------|----------------------------------------------|--|
| 0       | Arbitration Reset Gap | Detection of arbitration Reset Gap           |  |
| 1       | Fair Gap              | Detection of Fair Gap                        |  |
| 2       | Bus Reset             | Detection of Bus Reset                       |  |
| 3       | Phy Interrupt         | Requesting the host for interrupt            |  |
| 4~7     | Address               | Address of the status-returning PHY register |  |
| 8~15    | Data                  | Status data                                  |  |

Table 5-2-9 Status Request Format

# 5-2-4-2 SinglePacketTransmit



Figure 5-2-5 SinglePacketTransmit

# 5-2-4-3 Concatenated Packet Transmit



Figure 5-2-6 Concatenated Packet Transmit

# 5-2-4-4 Receive



Figure 5-2-7 Receive

| SP[0:7]  | Data Rate |
|----------|-----------|
| 00xxxxxx | 100Mbps   |
| 0100xxxx | 200Mbps   |
| 01010000 | 400Mbps   |

Figure 5-2-8 Speed Code (SP[0:7])

# 5-2-5 PHY-LINK I/F Reset Timing

The disable/enable control of the PHY-LINK interface is carried out with the MD8412B terminal and LPS.

The output control of the LPS signals is performed as described below, by the use of the LPSOn bit in the register of this device, together with the external terminals and the DIRECT terminal.

| DIRECT | LPSOn | LPS output                             |
|--------|-------|----------------------------------------|
| 1      | 0     | 0                                      |
| 1      | 1     | 1                                      |
| 0      | 0     | 0                                      |
| 0      | 1     | Approx. 0.6 to 3.6MHz clock (Duty 33%) |

Table 5-2-10 LPS output



Figure 5-2-9 LPS output waveform in AC connection

| Symbol | Explanation                    | MIN  | MAX  | unit |
|--------|--------------------------------|------|------|------|
| TLPSH  | LPS"H" period in AC connection | 0.09 | 0.50 | μs   |
| TLPSL  | LPS"L" period in AC connection | 0.19 | 1.00 | μs   |

Table 5-2-11 LPS Output Characteristics in AC Connection

This device is provided with the two systems of PHY-LINK interface reset timing. The changeover operation for the reset timing is effected with the PHYIFRST bit in the register.

The PHYIFRST bit is set at "0" if the PHY chip connected to this device is for the device other than the one conforming to 1394a.

In this case, the LPS terminal generates an output at the low level shortly after the LPSOn bit has been set at "L" in the register. Then, the PHY-LINK interface reset sequence is started. In  $1.2\mu s$  after the fall of the LPS signal, this device generates an output of CTL (1:0) and D (7:0) at the High-Z level if an AC connection has been made or at the low level in the case of a DC connection.

When the LPSOn bit is set at "1" again, the LPS terminal begins to generate a clock output if an AC connection has been made or an output at the high level in the case of a DC connection.

After the rise of the LPS signal at that time, an output of CTL (1:0) is generated at the "L" level with the timing of the front SCLK in order to complete the PHY-LINK interface reset sequence.



Figure 5-2-10 PHYIFRST="0"; PHY-LINK I/F Reset Sequence in AC connection

The PHYIFRST bit is set at "1" if the PHY chip connected to this device is for the device other than the one conforming to 1394a.

Also in this case, the LPS terminal generates an output at the low level shortly after the LPSOn bit has been set at "L" in the register. Then, the PHY-LINK interface reset sequence is started. In  $1.2\mu s$  after the fall of the LPS signal, this device generates an output of CTL (1:0) and D (7:0) at the High-Z level if an AC connection has been made or at the low level in the case of a DC connection.

When the LPSOn bit is set at "1" again, the LPS terminal begins to generate a clock output if an AC connection has been made or an output at the high level in the case of a DC connection.

After the rise of the LPS signal at that time, an output of CTL (1:0) and D (7:0) is generated at the "L" level for the duration of 1SCLK within 6 cycles after the first SCLK. In the case of a DC connection, an output is generated at the "L" level. Since then, DataPrefix  $\rightarrow$  Idle is received from the PHY chip in order to complete the PHY-LINK interface reset sequence.



Figure 5-2-11 PHYIFRST="1"; PHY-LINK I/F Reset Sequence in AC connection

#### 5-3 Buffer access

## 5-3-1 Buffer configuration

The MD8412B incorporates a memory buffer with a total capacity of 2K-bytes in 512x32word configuration. To achieve rate absorption in terms of host access rate and serial bus transfer rate, the buffer is temporarily used between host bus and transmitter.

The buffer control block of MD8412B divides this buffer into a maximum of 4 blocks, and control is effected in the unit of divided sub-buffer.

Two blocks are assigned to asynchronous transmission and reception. (Referred to as ATF for asynchronous transmission buffer and ARF for asynchronous reception buffer)

When performing isochronous transmission or reception, the relevant buffers are assigned to the remaining two blocks. According to the contents of IsoMode setting register in the control register, however, combination of these two blocks is defined if they are to be used for transmit/receive, or receive/receive, or receive only. In the Isochronous mode other than IsoMode="011" or "101" two sub-buffers are assigned for isochronous transmission and reception, respectively. When IsoMode="011" two isochronous channels are limited to reception only, and hence isochronous transmission is impossible to achieve. When IsoMode ="101" only one sub-buffer for receive.

For these reasons, one of the two sub-buffers is changed over for isochronous reception when isochronous transfer is attempted, and the other is changed over for transmission and reception through IsoMode setting. (Referred to as ATF/IRF for asynchronous transmission/isochronous reception buffer and IRF for isochronous reception buffer hereafter)

From the host, access is made to ATF from the ATF register, ARF from the ARF register, IRF from the IRF register, and ITF/IRF from the ITF/IRF register.



Figure 5-3-1 Buffer Assignment in Cases Other than IsoMode="011b"



Figure 5-3-2 Buffer Assignment in the Case of IsoMode="011b"

## 5-3-2 Size setting for each sub-buffer

Before actual transmission/reception, it is first of all necessary to set up a sub-buffer size. Setting for asynchronous operation is made with an Asynchronous Buffer Size Set register and that for isochronous operation is made with an Isochronous Buffer Size Set register.

Asynchronous buffer size setting is made based on asynchronous transmission/reception total size (Total Size = ATF size + ARF size) and reception buffer size (ARF size). From these settings, the transmission buffer size is ATF size = Total size - ARF size. The setting unit is Quadlet.

The setting size must be at least more than the Quadlet figure of the transmitting packet for transmission, and more than the Quadlet figure of the receiving packet for reception. If the ATF size is set smaller than the transmitting packet size, the MD8412B cannot transmit this packet. If ARF is set smaller than the receiving packet size, the MD8412B returns Busy Acknowledge to the sending node and the packet buffering cannot be made completely within the ARF.

Setting for isochronous buffer size is similar to that for Asynchronous. For IsoMode setting other than "011" and "101" ITF and IRF settings are made with Isochronous total buffer and IRF size. When IsoMode="011" size setting is to be made for two IRF buffers. In this case also, total buffer size and IRF size are set.

In this case, the total size (ITotalSize) is a total of two receiving buffer sizes. IRF size (IRxBufferSize) is size of IRF buffer while an isochronous packet set by Isochronous Configuration Register-3 is received. Buffer size of the remaining one channel is Total Size - IRF Size. The sub-buffer for that size is ITF/IRF for an isochronous packet of Isochronous Configuration Register-2.

For IsoMod="101" the isochronous buffer is not divided, and one receiving sub-buffer is set up. This buffer is IRF. For the size setting, contents of the total buffer size (ITotalSize) must be identical with those of IRxBufferSize.

# ARF ARecBufferSize ATOtalSize - ARecBufferSize Isochronous Buffer Size Set Register IRF IRecBufferSize ITotalSize - ITotalSize - ITotalSize - IRecBufferSize

ATotalSize + ITotalSize < 2Kbyte
Figure 5-3-3 Sub-Buffer Size Assignment

# 5-3-3 Buffer access by bus width

As a method of access to a buffer, the MD8412B is provided with means of soft access and DMA access. Each method is described below.

#### 5-3-3-1 Soft access

Since IEEE P1394 offers packet configuration of the Quadlet unit, method can differ according to the width of bus to be accessed. For a 32-bit width, data of one Quadlet can be written/read with a register corresponding to the directly controlling buffer. For an 8/16-bit width, however, data of one Quadlet must be divided and written/read 4 times for 8 bits, or twice for 16 bits.

At first, procedures of writing in the ATF buffer in 8-bit width are described below.

Data for 1 Byte are written in a 40h register. Writing is then forwarded in the order of 41h, 42h, and 43h. When writing for 43h is finished, data for one Quadlet become valid. Therefore, writing must be forwarded always in the order of 40h, 41h, 42h, and 43h.



Figure 5-3-4 Register Operation (ATF) for 8-Bit Width Soft Access

Similarly, when reading out data from an ARF buffer, the reading order of 44h, 45h, 46h, and 47h must be followed. Situation is the same as for the isochronous ITF/IRF and IRF buffers.



Figure 5-3-5 Register Operation (ARF) for 8-Bit Width Soft Access

When writing data in an ATF buffer in 16-bit width, writing for 8-bit width must be repeated 4 times. In this case, similar process must be followed for accessing, repeating writing twice.

At first, data for 1 word are written in a 40h register. Writing is then forwarded in the order of 42h. When writing for 42h is finished, data for one Quadlet become valid. Therefore, writing must be forwarded always in the order of 40h and 42h.



Figure 5-3-6 Register Operation (ATF) for 16-Bit Width Soft Access

Similarly, when reading out data from an ARF buffer, it is necessary to read in the order of 44h and 46h. Situation is the same as for the isochronous ITF/IRF and IRF buffers.



Figure 5-3-7 Register Operation (ARF) for 16-Bit Width Soft Access

## 5-3-3-2 DMA access

It is necessary to designate an objective buffer for DMA access using a SelectDreq bit.

At first, procedures for writing in an ATF buffer in 8-bit width are described below.

In the first place, SelectDreq=00b is set to make ATF an object of DMA transfer and DMAWidth=00b to designate 8-bit width transfer. When DMAC is started and DreqEn is then turned "1" a DREQ request is issued toward the DMAC and DMA transfer is started. In this case, the first 1 Byte is stored in 32~24 bit of the ATF buffer and the second Byte is stored in 23~16 bit. Likewise, the third Byte is stored in 15~8 bit and the 4th Byte is stored in 7~0 bit. Finally, data become valid as 1-Quadlet data. Accordingly, the number of DMA transfers must be always a multiple of 4.



Figure 5-3-8 Register Operation (ATF) for 8-Bit Width DMA Access

Similarly, operation is the same when data are read from the ARF buffer by DMA transfer. Data are read from the upper area of 32 bit.



Figure 5-3-9 Register Operation (ARF) for 8-Bit Width DMA Access

Operation is the same as for 16-bit width. SelectDreq=00b is set to make ATF an object of DMA transfer, and DMAW-idth=01b is set to designate16-bit width transfer. When DMAC is started and DreqEn is turned "1" thereafter, a DREQ request is issued toward the DMAC, and DMA transfer is started. In this case, the first 1 Word is stored in 31~16 bit of the

ATF buffer and the second Word is stored in 15~0 bit. Finally, data become valid as 1-Quadlet data. Accordingly, the number of DMA transfers must be always a multiple of 2.



Figure 5-3-10 Register Operation (ATF) for 16-Bit Width DMA Access

Similarly, operation is the same when data are read from the ARF buffer by DMA transfer. Data are read from the upper area of 32 bits.



Figure 5-3-11 Register Operation (ARF) for 16-Bit Width DMA Access

## 5-3-4 Buffer control

Asynchronous buffer control is different from isochronous buffer control. Each control is described below.

## 5-3-4-1 Asynchronous buffer control

For both asynchronous transmission and reception, the host gains access to a buffer in the packet unit. Accordingly, as described previously, the size must always be larger than one packet when specifying a packet size for transmission and reception. Otherwise, the MD8412B cannot send out that packet in transmission phase. In reception phase, a BusyAck code is returned.

#### 5-3-4-1-1 Transmission buffer

When data are sent from the host to a buffer in transmission phase and ATGo is issued, the data contained in the AFT are regarded as 1 packet. If there is still an empty in the ATF buffer after the issuing of ATGo, the host can write data of the next sending packet in this ATF. In this manner, the MD8412B performs reciprocal control of ATF in one-packet unit on host side and transmitter side. If the buffer status is not of Empty, the quantity of data the host can write next may be arbitrarily controlled according to the ATF size set by the BufferSizeSet register and the packet size presently being handled for transmission by ATGo. Therefore, even though the BufferStatus register is not supervised, the host can identify vacancy in buffers at any time.

The packet data presently transmitted are kept buffered in the ATF until Ack code of complete or pending is returned from the related destination node. When the Ack code is Busy, the data buffered in the middle of retry phase are repeatedly transmitted according to the frequency of retry. When a retry count value is exceeded the max value, or complete or pending Ack code is returned during the operation, the area in the ATF, where the packet is contained, is automatically flushed. If an error Ack code is received in the retry phase, this phase is stopped at that time point and flushing is effected regardless of whether the retry maximum value is attained. In this case, even if the host has already written the next sending packet in a vacant area of ATF in the buffer, there is no influence on the data.

When ATF reset is effected with ResetATF bit in the Reset register, the ATF is restored to its initial condition and all data contained therein are lost, thus making the Empty flag active.



Figure 5-3-12 Concept of ATF Operation

## 5-3-4-1-2 Reception buffer

Handling of the ARF for asynchronous reception buffer is basically the same as for transmission. When all contents of the received packet have been written in the ARF by the receiver, the host can read out the packet from the ARF. At that time, even though the host does not read out the packet from the ARF, writing operation into the ARF of the next packet from the receiver is effected, provided that there is still another vacancy in the ARF buffer. In this fashion, reciprocal control is effected even in the ARF. For example, assuming that the ARF presently contains one packet that can already be read out by the host and the next packet written from the receiver, the timing to permit writing of a new packet from the receiver into the ARF is defined as when the host has read out all contents of one packet. Therefore, under the condition that data of one packet plus a are remaining in the ARF, the receiver cannot write a new packet in the ARF. As a result, a BusyAck code is returned to the source node and a request is made for another transmission of the packet. When the host reads out a received packet from the MD8412B and concludes according to the contents that the header and successive data are not required for a certain reason, the host can flush all the data from the ARF using the ARFFlush bit in the BufferControl register, without performing wasteful reading of these data. Even when writing of a packet by the receiver has been already finished into the ARF, there is no influence on these data.

When ARF reset is effected with ResetARF bit in the Reset register, the ARF is restored to its initial condition and all data contained therein are lost. If the Full bit has been active, it is turned non-active.



Figure 5-3-13 Concept of ARF Operation

#### 5-3-4-2 Isochronous buffer control

#### 5-3-4-2-1 Normal mode

Buffer control for isochronous transmission in normal mode is basically the same as for asynchronous buffer control. Control of transmission buffers is also reciprocally performed. Difference from asynchronous operation is that it is not a reciprocal changeover of a packet unit between host side and transmitter side, but it is done in the unit of packet group for several different channels to be transmitted in a certain isochronous cycle.

The number of packets that can be stored in the buffer during transmission is for the maximum number of channels insofar as the buffer has a vacant area. Packets for several channels that must be transmitted by the host in some cycle period are written in the ITF/IRF buffer and ITGo is then issued. The MD8412B transmits all data contained in ITF/IRF at that time point, using a cycle start shortly after the issuing of ITGo. In isochronous transmission, when packets have been transmitted, packet data are flushed from the ITF/IRF.

Unlike the previous modes, buffer control for reception is not reciprocally performed and one-directional FIFO control is effected. For reception, a maximum of 4 different channels can be received, set by the Isochronous Configuration Register. The MD8412B automatically flushes the packet under the conditions that there is no empty area in the buffer for the received quantity of packet data, there is a CRC error in the packet header and pay-load area, and there is no coincidence between the header length value and the quantity of data in actual pay-load area.

#### 5-3-4-2-2 Auto-mode

In auto-mode, one sub-buffer is assigned to one channel. Accordingly, the total number of channels applicable to transmission/reception is limited to 2. The combination is dependent on the IsoMode register. In the reception mode of two channels for IsoMode="011" buffering is effected through routing to the two sub-buffers, according to the respective reception channels set by each Isochronous Configuration Register. Unlike the other modes, buffer control is not reciprocally performed and one-directional FIFO control is effected. During transmission, the MD8412B reads out data from the buffer for the amount of preset transmission data length value, and packet transmission is effected in synchronization with cycle start. If the quantity of data in the buffer is not enough to attain the preset length value at that time, packet transmission in that cycle is not effected, but a condition is waited until the specified amount of data has been written by the host. In this way, the host is not conscious of buffer writing in packet unit and data streams are written so that the transmission buffer ITF/IRF is not full.

Even in reception, one-directional FIFO control takes place, but the unit of announcement to the host is that of individual packet reception. Under the same condition as for the isochronous normal reception mode, the objective packets are automatically flushed.

## 5-4 Isochronous transfer control (auto-mode)

Isochronous data transfer is conducted either in normal mode or in auto-mode. In the normal mode, the host uses a packet and its header for buffer writing in the MD8412B during transmission in the same manner as for asynchronous data transfer. At that time, ITGo is issued for a different channel in the unit of packet group, in order to send a transmission request to the MD8412B. During reception also, reading is started in the unit of packet group inclusive of the header when the MD8412B has received the packet.

In the auto-mode, on the other hand, insertion of the isochronous packet header is conducted by the MD8412B during transmission, and separation of this header is conducted during reception. In this fashion, the host can gain access to the MD8412B in the unit of data stream to be transferred, not in the concept of packets.

For transmission in the auto-mode, the number of channels is limited to one. For reception, the number of channels is limited to two at the maximum. For data transfer with more channels, it is always carried out in the normal mode.

For transmission, the host makes necessary information setting in advance in the header part of the isochronous packet in the isochronous configuration register. The MD8412B generates a header based on the contents of this register.

# 5-4-1 Length control

The data in the ITF are converted into a packet in the unit of length set in the isochronous packet length register, and this packet is transmitted with the timing of each cycle start. The value of this register is used as the DataLength field in the isochronous packet header.

If the data in the ITF are not enough for the value of length set at the timing of a certain cycle start, the MD8412B does not perform transmission at that timing, but waits for the next transmission until the data amounting to the required length are accumulated in the buffer. In this case, this condition is announced to the host with the ITNoTx bit in the Interrupt register.

The isochronous packet length register is set in the unit of bytes. However, if setting is made in the isochronous packet length register not in the unit of Quadlet but in the unit of effective bits for the lower two bits, the MD8412B rounds up this value to the Quadlet value required for transmission. As described above, if each packet makes data setting in the isochronous packet length register not in the Quadlet unit, it is then necessary for the host side to write the data in the ITF, for which padding treatment has been finished so that the Quadlet unit becomes available.

# 5-4-2 Transmission start / stop control

The ITSTART terminal and the ITStart bit in the TGO register are used during transmission in the auto-mode, so that information about the start of packet transmission can be sent to the MD8412B. When the ITSTART terminal and the ITStart bit are asserted, the MD8412B begins to perform transmission for the packet length that is preset in the isochronous packet length register, starting with the start packet that has been placed shortly after the above-mentioned assertion. When the ITSTART terminal and the ITStart bit are negated, the MD8412B then performs transmission of one packet shortly after the placement of the start packet and stops further transmission.

The relationship between the ITSTART terminal and the ITStart bit is expressed by a logical sum (OR). Therefore, operation can be issued from the system to either hardware set or software set. At the ITSTART terminal, transmission is started with a transition from the "0" to "1" level, and stopped with another transition from the "1" to "0" level. Similarly as for the ITStart bit, transmission is started with the writing of "1" and stopped with another writing of "0".

## 5-4-3 Sync control

During transmission, the MD8412B can insert three types of codes in the synchronization code field of the isochronous header. During reception, it can perform reception control based on the contents of the synchronization code field.

When the SyncEn bit is "0" in the isochronous configuration register, contents of the setting value of the Sync register in that register are entered in the synchronization code field in the packet header at any time.

When SyncEn = "1" during transmission, the value preset in the StartSync register is entered in the synchronization code field of the first packet that is transmitted with ITStart. The values of the Sync register are then entered in the packets that are sent secondly and thereafter. When transmission stop is effected with ITStop, the value of the StopSync register is entered in the last packet that is transmitted shortly thereafter. In this manner, the respective values can automatically be entered in the synchronization code field of the packet that is sent at first, the packet that is sent last, or the packet that is sent in succession.

During reception, based on the value in the synchronization code field of the received isochronous packet, reception is started with that packet when the contents coincide with those of the StartSync register. If the contents coincide with those of the StopSync register, that packet is received first, then operation for packet reception can be stopped.

## 5-5 Cycle Master

To maintain isochronous operation, a Cycle Master is always required on the bus. To obtain this Cycle Master, it is necessary to generate a cycle start event to be triggered by a CYCLE\_TIME register that is synchronized with the 8kHz clock. This function is incorporated in the MD8412B which, therefore, has a capability of being a Cycle Master.

To become a Cycle Master, the CycleMaster bit is set at "1" This is, however, possible only if there is an announcement that the own node is a route. Being a Cycle Master, a cycle start packet is generated, synchronized with the cycle start event. It is controlled by the CycleTimerEn bit.

The 8kHz frequency, being a clock for the cycle start event generated in the Cycle Master, is obtained through internal frequency division from 49.152MHz of the master clock supplied from the PHY-chip, or by feeding an external 8kHz to the CYCLEIN terminal. Therefore, selection is needed. This setting is controlled by the CycleSource bit.

#### 5-6 32-bit CRC

The packet data transmitted from the MD8412B are attached with a 32-bit CRC at the header block and the data block, as defined in the P1394 Draft. During reception, CRC is computed from data at the header block and the data block, in order to make comparison with the CRC data attached in the received packet. If there is no coincidence as a result of comparison, an announcement is given to the HdrErr bit located in the Interrupt register or the AckStatus bit of the Diagnostic Status register.

The following expression is used as the CRC polynomial:

## 5-7 Control flow

When the power supply is turned on, the MD8412B is set in the following procedures:

- 1) RESET# is asserted to reset the device.
- Even after the reset operation has been completed, the MD8412B can perform setting in conjunction with the host. It is, however, impossible to perform communication or communication with the PHY. First of all, the initial values of the MD8412B (buffer capacity setting) must be set up.
- 3) Upon completion of initial setting, connections are made toward the PHY in order to perform communication. This can be realized by setting up the LinkOn bit (Control register).
- 4) When LinkOn is set at "1", ommunication becomes possible with the PHY, and further setting becomes possible for, such as, the acquisition of NodeID, communication with the transceiver, receiver, etc., and so on.

At the above-mentioned stage, initial setting can be finished at the time of power ON.

The subsequent steps for data transfer are possible according to the communication flow specified below.

# 5-7-1 Asynchronous Transmission Host I/F **Buffer(ATF)** PHY I/F size empty full ATF register write (Packet1) (1) arbitration AGo won Transmit ack\_complete INT#(ATxEnd) ATF register write (Packet2) arbitration AGo won Transmit ack\_busy (2) ack ATF register write (Packet3) **Retry Phase** arbitration Transmit ack\_complete ack INT#(ATxEnd) arbitration AGo won (3) Transmit ack\_complete ack INT#(ATxEnd)

Ver 1.10

Figure 5-7-1 ATF Transmission Flow -1



Figure 5-7-2 ATF Transmission Flow -2

# 5-7-2 Asynchronous Reception



Figure 5-7-3 ARF Reception Flow -1



Figure 5-7-4 ARF Reception Flow -2

The table below shows how information is distributed in regard to the status and interruption that indicate the state of reception performed according to the flow shown above.

|                    | When normal reception that FIFO becomes full in                                 | When permal reception                                                           |                                              |
|--------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------|
| Status             | When the capacity of ARF vacancy is 4Quadlet or less at the start of reception. | When the capacity of ARF vacancy is 5Quadlet or less at the start of reception. | When normal reception has been accomplished. |
| ARxEnd Interrupt   | 0                                                                               | 0                                                                               | 1                                            |
| SentRej Interrupt  | 1                                                                               | 1                                                                               | 0                                            |
| ARFFlush Interrupt | 1                                                                               | 1                                                                               | 0                                            |
| ARF state          | The same condition as that before reception.  Nothing is written.               | The same condition as that before reception.  Nothing is written.               | Everything stored.                           |

Table 5-7-1 Status of Interrupt and FIFO during ARF Reception

# 5-7-3 Isochronous Transmission



Figure 5-7-5 ITF Transmission Flow

# 5-7-4 Isochronous Reception



Figure 5-7-6 IRF Reception Flow



Figure 5-7-7 ITF Transmission Flow (auto-mode & SyncEn="1")

# 5-7-6 Isochronous Reception (auto-mode)



Figure 5-7-8 IRF Reception Flow (auto-mode & SyncEn="1")

The table below shows how information is distributed in regard to the status and interruption that indicate the state of reception performed according to the flow shown above.

|                                     | When normal reception is impossible as a result that FIFO becomes full in the middle of reception. |                                                                                          | When normal reception  |  |
|-------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------|--|
| Status                              | When the capacity of IRF, ITF/IRF vacancy is 4Quadlet or less at the start of reception.           | When the capacity of IRF, ITF/IRF vacancy is 5Quadlet or less at the start of reception. | has been accomplished. |  |
| IRxEnd<br>ITR/IRFRxEnd<br>Interrupt | 0                                                                                                  | 0                                                                                        | 1                      |  |
| SentRej<br>Interrupt                | 1                                                                                                  | 1                                                                                        | 0                      |  |
| IRFFlush<br>ITF/IRFFlush<br>bit     | 1                                                                                                  | 1                                                                                        | 0                      |  |
| Status of IRF<br>ITF/IRF            | Nothing is written.                                                                                | Nothing is written.                                                                      | Everything stored.     |  |

Table 5-7-2 Status of Interrupt and FIFO during IRF, TF/IRF Reception

## 5-8 Asynchronous stream transfer flow

The MD8412B is provided with the various functions by which the asynchronous stream can be transferred. During transmission or reception, the following controls are carried out.

# 5-8-1 Asynchronous stream transmission

During transmission, the asynchronous stream packet is sent to the ATF buffer as shown in the table below. At that time, 1Quadlet of the identification data, which is the asynchronous stream packet, is inserted before the isochronous packet format and ATGo is then issued. In this manner, the following packet is transmitted as an asynchronous stream packet. In this case, however, the relationship of tCode=0xA is required to hold. The data being transmitted actually are those of 2Quadlet and thereafter. For the asynchronous stream packet transmission, arbitration is carried out in the same manner as for ordinary asynchronous performance, and data are transmitted to a party other than the IsochronousCycle.

The header CRC and the payload CRC are automatically generated inside the MD8412B and both are added before transmission.



Table 5-8-1 Asynchronous Stream Transmit format

## 5-8-2 Asynchronous stream reception

When a packet, which coincides with the channel of the asynchronous stream, is detected during reception, the MD8412B stores it in the ARF buffer. The data format is as specified below. At that time, the relationship of tCode=0xA holds. The last AckSent indicates the status of reception at the MD8412B. The same value as that for the asynchronous reception is stored. If the ARF buffer is full in this case, the ARFFlush interrupt occurs and no data are stored in the ARF buffer. (This is not an interrupt of the isochronous system.)



Table 5-8-2 Asynchronous Stream Receive format

## 5-9 Command-Reset Packet processing

When a Command-Reset packet (a packet addressed to the reset area in the CSR space) is received, the MD8412A may perform such a processing that the CmdReset bit is set at "1" in the Interrupt register without storing it in the buffer. In the case of the MD8412B, however, the Command-Reset packet is received and stored in the ARF buffer, and the CmdReset bit is set at "1" in the Interrupt register. However, if there is no vacancy in the ARF buffer, only processing is carried out for the CmdReset Interrupt.

## 5-10 Bus Number for asynchronous packet transmission

For packet transmission, the MD8412B is provided with the various functions by which the bus number of the own node defined in the IEEE1212 space is incorporated in the source area and the header area of the IEEE1394 packet format. The incorporated value is either the value set with the BusNumber bit in the MD8412B register or "3FFh" according to the result of selection at that time.

In order to make the set value be valid in the MD8412B register, it is necessary to set up the BusID bit of the first Quadlet at "0b" in the asynchronous Quadlet/Block Transmit format. To make the bus number be a fixed value of "3FFh", it is necessary for the BusID bit to be set at "1b".

If the BusID bit is set at "1b", the set value of the MD8412B register becomes invalid.

# 6 Electrical Characteristics (Preliminary)

# 6-1 Absolute Rating

(VSS = 0V)

| Symbol | Parameter       | Rating         | Units |
|--------|-----------------|----------------|-------|
| VDD    | Supply Voltage  | -0.3 ~ 4.6     | V     |
| VI1    | 1 Input Voltage | -0.3 ~ 6.5     | V     |
| VI2    | input voitage   | -0.3 ~ VDD+0.5 | V     |
| VOUT   | Output Voltage  | -0.3 ~ VDD+0.5 | V     |
| TSTG   | Storage Temp.   | -40 ~ +125     | °C    |

<sup>\*</sup>I/O terminal except D(7:0), CTL(1:0), SCLK, LREQ, LPS and Output terminal.

# 6-2 Recommended Operating Condition

(VSS = 0V)

| Symbol |    | Parameter     | Rating    | Units |
|--------|----|---------------|-----------|-------|
| VDD    |    | power Voltage | 3.0 ~ 3.6 | V     |
| VI1    | *1 | Input Voltage | 0 ~ 5.5   | V     |
| VI2    |    | Input Voltage | 0 ~ VDD   | V     |
| TSTG   |    | Storage Temp. | 0 ~ 70    | °C    |

<sup>\*</sup>I/O terminal except D(7:0), CTL(1:0), SCLK, LREQ, LPS and Output terminal.

# 6-3 DC Characteristics

Electrical characteristics under the recommended operating conditions (unless otherwise specified)

(VSS=0V)

|        | (1000)                       |                   |                       |          |      |          |      |  |
|--------|------------------------------|-------------------|-----------------------|----------|------|----------|------|--|
| Symbol | Item                         | Pin               | Test Condition        | MIN      | TYP  | MAX      | Unit |  |
| VIH    | High Level Input<br>Voltage  | SCLK, CTL, D      | VREF = VDD/2<br>±0.1% | VREF+0.3 |      | VREF+0.9 | V    |  |
|        |                              | else              | VDD = MAX             | 2.0      |      |          |      |  |
| VIL    | Low Level Input<br>Voltage   | SCLK, CTL, D      | VREF = VDD/2<br>±0.1% | VREF-0.9 |      | VREF-0.3 | V    |  |
|        |                              | else              | VDD = MIN             |          |      | 0.8      |      |  |
| VOH    | High Level Output<br>Voltage | LPS, LREQ, CTL, D | IOH = -12mA           | VDD-0.4  | -0.4 |          | ٧    |  |
|        |                              | else              | IOH = -6mA            |          |      |          | V    |  |
| VOL    | Low Level Output<br>Voltage  | LPS, LREQ, CTL, D | IOH = 12mA            |          |      | 0.4      | V    |  |
|        |                              | else              | IOH = 6mA             |          |      | 0.4      | V    |  |
| IDD    | Dynamic Current (5V)         | VDD               | VDD = 3.3V            | -        | 60   | 191      | mA   |  |

# 6-4 AC Characteristics

| Symbol | Item                        | MIN | TYP | MAX | Unit |   |
|--------|-----------------------------|-----|-----|-----|------|---|
| TCSS   | CS#, DACK# Setup Time       | 5   |     |     | nS   | 1 |
| TCSWH  | CS#, DACK# HoldTime (WRITE) | 0   |     |     | nS   |   |
| TCSRH  | CS#, DACK# Hold Time (READ) | 0   |     |     | nS   |   |
| TADS   | HA, UWE#, UBE# Setup Time   | 30  |     |     | nS   |   |
| TADH   | HA, UWE#, UBE# Hold Time    | 5   |     |     | nS   | 1 |
| TRW    | READ WRITE pulse Width      | 30  |     |     | nS   | 1 |
| TRWC1  | READ/WRITE Cycle Time 1     | 90  |     |     | nS   | 1 |
| TRWC2  | READ/WRITE Cycle Time 2     | 40  |     |     | nS   | 1 |
| TDTD   | Read Data Output Delay Time |     |     | 15  | nS   |   |
| TDTH   | READ DATA Output Hold Time  | 1   |     | 30  | nS   |   |
| TWRDS  | WRITE DATA Setup Time       | 10  |     |     | nS   | 1 |
| TWRDH  | WRITE DATA Hold Time        | 2   |     |     | nS   | 1 |
| TRSW   | Reset Pulse Width           | 160 |     |     | nS   | 1 |
| TCYCD  | CYCLEOUT Output Delay       | 4   |     | 17  | nS   |   |
|        | •                           |     |     | •   | •    |   |

<sup>\*1:</sup> Load Capacitor 50pF

Table 6-4-1 Host Interface AC Characteristics

<sup>\*1:</sup> Load Capacitor 20pF



Figure 6-4-1 Host Interface AC Characteristics (Read/Write)



Figure 6-4-2 Host Interface AC Characteristics (Reset)



Figure 6-4-3 Interface AC Characteristics (DMA)



Figure 6-4-4 Host Interface AC Characteristics (CYCLEIN/OUT)

| Symbol | Item                   | MIN | TYP | MAX | Unit |
|--------|------------------------|-----|-----|-----|------|
| TCTD   | Control Output Delay   | 1   |     | 10  | nS   |
| TPDD   | PHY Data Output Delay  | 1   |     | 10  | nS   |
| TCTS   | Control Setup          | 6   |     |     | nS   |
| TCTH   | Control Hold           | 0   |     |     | nS   |
| TPDS   | PHY Data Setup         | 6   |     |     | nS   |
| TPDH   | PHY Data Hold          | 0   |     |     | nS   |
| TLRD   | LREQ Data Output Delay | 1   |     | 10  | nS   |
| TSCKC  | SCLK Cycle Time        | 20  |     |     | nS   |
| TSCKH  | SCLK High Level Time   | 8   |     | 12  | nS   |
| TSCKL  | SCLK Low Level Time    | 8   |     | 12  | nS   |
| TLPSC  | LPS Cycle Time         | 360 |     | 570 | nS   |
| TLPSH  | LPS High Level Time    | 175 |     | 290 | nS   |
| TLPSL  | LPS Low Level Time     | 175 |     | 290 | nS   |

(Condition: Load Capacitor 50pF)

Table 6-4-2 PHY AC Characteristics



Figure 6-4-5 PHY AC Characteristics (SCLK)



Figure 6-4-6 PHY AC Characteristics (CTL, D)



Figure 6-4-7 PHY AC Characteristics (LREQ)



Figure 6-4-8 PHY AC Characteristics (LPS)

# 7 Pin Assignment and Package Outline

# 7-1 Pin Assignment



# 7-2 Package Outline



# Appendix 1 I/O Status

| PIN      | I/O | PowerOn                 | RESET# Low | Normal   |  |
|----------|-----|-------------------------|------------|----------|--|
| 00114    | ı   | Hi-Z                    |            |          |  |
| SCLK     |     | HI-Z                    | <b>←</b>   | <b>←</b> |  |
| LREQ     | 0   |                         |            |          |  |
| CTL(1:0) | I/O |                         |            |          |  |
| D(7:0)   | I/O |                         |            |          |  |
| HA(6:0)  | I   | Hi-z                    | <b>+</b>   | <b>←</b> |  |
| HD(31:0) | I/O | When RD# is "H"<br>Hi-Z | <b>←</b>   | <b>←</b> |  |
| WR#      | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| RD#      | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| CS#      | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| UWE#     | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| UBE#     | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| DREQ     | 0   | N/A                     | Low        | Low/High |  |
| DACK#    | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| INT#     | 0   | N/A                     | High       | Low/High |  |
| RESET#   | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| CYCLEIN  | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |
| CYCLEOUT | 0   |                         |            |          |  |
| ITSTART  | I   | Hi-Z                    | <b>←</b>   | <b>←</b> |  |

# Appendix 2 Example circuit for AC connection

# 1) LREQ, CTL(0:1), D(0:7)



# 2) SCLK



# 3) LPS



# **Notes**

- Contents of this manual may be modified without notice.
- Partial or overall reproduction and reprinting of this manual shall be prohibited without permission of the company.
- Owing this manual shall not fall out permission for the use of industrial and copy rights reserved by the company and Fuji Photo Film Co., Ltd. The company shall not be responsible for industrial and copy rights of the third party.
- The company shall not be responsible for any damage caused from this manual and from this chip.
- Prior to use, exchange of invoice specifications is required.
- Information available from:
  - Head Office

1-6, Matsusakadaira, Taiwa-cho

Kurokawa-gun, MIYAGI, 981-34 JAPAN

TEL: 81-22-347-1128 FAX: 81-22-347-1136

- Tokyo Office

Fukumasu Bldg. 6F

1-20, Ageba-cho, Shinjuku-ku

Tokyo, 162 JAPAN

TEL: 81-3-3269-2141 FAX: 81-3-5229-7381